1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
#[doc = "Register `PIN%s` reader"]
pub struct R(crate::R<PIN_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<PIN_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<PIN_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<PIN_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `PIN%s` writer"]
pub struct W(crate::W<PIN_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<PIN_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<PIN_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<PIN_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `PIN_PAD_DRIVER` reader - if set to : normal output if set to 1: open drain"]
pub struct PIN_PAD_DRIVER_R(crate::FieldReader<bool, bool>);
impl PIN_PAD_DRIVER_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
PIN_PAD_DRIVER_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for PIN_PAD_DRIVER_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `PIN_PAD_DRIVER` writer - if set to : normal output if set to 1: open drain"]
pub struct PIN_PAD_DRIVER_W<'a> {
w: &'a mut W,
}
impl<'a> PIN_PAD_DRIVER_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 2)) | ((value as u32 & 1) << 2);
self.w
}
}
#[doc = "Field `PIN_INT_TYPE` reader - if set to : GPIO interrupt disable if set to 1: rising edge trigger if set to 2: falling edge trigger if set to 3: any edge trigger if set to 4: low level trigger if set to 5: high level trigger"]
pub struct PIN_INT_TYPE_R(crate::FieldReader<u8, u8>);
impl PIN_INT_TYPE_R {
#[inline(always)]
pub(crate) fn new(bits: u8) -> Self {
PIN_INT_TYPE_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for PIN_INT_TYPE_R {
type Target = crate::FieldReader<u8, u8>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `PIN_INT_TYPE` writer - if set to : GPIO interrupt disable if set to 1: rising edge trigger if set to 2: falling edge trigger if set to 3: any edge trigger if set to 4: low level trigger if set to 5: high level trigger"]
pub struct PIN_INT_TYPE_W<'a> {
w: &'a mut W,
}
impl<'a> PIN_INT_TYPE_W<'a> {
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub unsafe fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(7 << 7)) | ((value as u32 & 7) << 7);
self.w
}
}
#[doc = "Field `PIN_WAKEUP_ENABLE` reader - GPIO wake up enable only available in light sleep"]
pub struct PIN_WAKEUP_ENABLE_R(crate::FieldReader<bool, bool>);
impl PIN_WAKEUP_ENABLE_R {
#[inline(always)]
pub(crate) fn new(bits: bool) -> Self {
PIN_WAKEUP_ENABLE_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for PIN_WAKEUP_ENABLE_R {
type Target = crate::FieldReader<bool, bool>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `PIN_WAKEUP_ENABLE` writer - GPIO wake up enable only available in light sleep"]
pub struct PIN_WAKEUP_ENABLE_W<'a> {
w: &'a mut W,
}
impl<'a> PIN_WAKEUP_ENABLE_W<'a> {
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(1 << 10)) | ((value as u32 & 1) << 10);
self.w
}
}
#[doc = "Field `PIN_CONFIG` reader - NA"]
pub struct PIN_CONFIG_R(crate::FieldReader<u8, u8>);
impl PIN_CONFIG_R {
#[inline(always)]
pub(crate) fn new(bits: u8) -> Self {
PIN_CONFIG_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for PIN_CONFIG_R {
type Target = crate::FieldReader<u8, u8>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `PIN_CONFIG` writer - NA"]
pub struct PIN_CONFIG_W<'a> {
w: &'a mut W,
}
impl<'a> PIN_CONFIG_W<'a> {
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub unsafe fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(3 << 11)) | ((value as u32 & 3) << 11);
self.w
}
}
#[doc = "Field `PIN_INT_ENA` reader - bit: APP CPU interrupt enable bit1: APP CPU non-maskable interrupt enable bit3: PRO CPU interrupt enable bit4: PRO CPU non-maskable interrupt enable bit5: SDIO's extent interrupt enable"]
pub struct PIN_INT_ENA_R(crate::FieldReader<u8, u8>);
impl PIN_INT_ENA_R {
#[inline(always)]
pub(crate) fn new(bits: u8) -> Self {
PIN_INT_ENA_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for PIN_INT_ENA_R {
type Target = crate::FieldReader<u8, u8>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `PIN_INT_ENA` writer - bit: APP CPU interrupt enable bit1: APP CPU non-maskable interrupt enable bit3: PRO CPU interrupt enable bit4: PRO CPU non-maskable interrupt enable bit5: SDIO's extent interrupt enable"]
pub struct PIN_INT_ENA_W<'a> {
w: &'a mut W,
}
impl<'a> PIN_INT_ENA_W<'a> {
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub unsafe fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x1f << 13)) | ((value as u32 & 0x1f) << 13);
self.w
}
}
impl R {
#[doc = "Bit 2 - if set to : normal output if set to 1: open drain"]
#[inline(always)]
pub fn pin_pad_driver(&self) -> PIN_PAD_DRIVER_R {
PIN_PAD_DRIVER_R::new(((self.bits >> 2) & 1) != 0)
}
#[doc = "Bits 7:9 - if set to : GPIO interrupt disable if set to 1: rising edge trigger if set to 2: falling edge trigger if set to 3: any edge trigger if set to 4: low level trigger if set to 5: high level trigger"]
#[inline(always)]
pub fn pin_int_type(&self) -> PIN_INT_TYPE_R {
PIN_INT_TYPE_R::new(((self.bits >> 7) & 7) as u8)
}
#[doc = "Bit 10 - GPIO wake up enable only available in light sleep"]
#[inline(always)]
pub fn pin_wakeup_enable(&self) -> PIN_WAKEUP_ENABLE_R {
PIN_WAKEUP_ENABLE_R::new(((self.bits >> 10) & 1) != 0)
}
#[doc = "Bits 11:12 - NA"]
#[inline(always)]
pub fn pin_config(&self) -> PIN_CONFIG_R {
PIN_CONFIG_R::new(((self.bits >> 11) & 3) as u8)
}
#[doc = "Bits 13:17 - bit: APP CPU interrupt enable bit1: APP CPU non-maskable interrupt enable bit3: PRO CPU interrupt enable bit4: PRO CPU non-maskable interrupt enable bit5: SDIO's extent interrupt enable"]
#[inline(always)]
pub fn pin_int_ena(&self) -> PIN_INT_ENA_R {
PIN_INT_ENA_R::new(((self.bits >> 13) & 0x1f) as u8)
}
}
impl W {
#[doc = "Bit 2 - if set to : normal output if set to 1: open drain"]
#[inline(always)]
pub fn pin_pad_driver(&mut self) -> PIN_PAD_DRIVER_W {
PIN_PAD_DRIVER_W { w: self }
}
#[doc = "Bits 7:9 - if set to : GPIO interrupt disable if set to 1: rising edge trigger if set to 2: falling edge trigger if set to 3: any edge trigger if set to 4: low level trigger if set to 5: high level trigger"]
#[inline(always)]
pub fn pin_int_type(&mut self) -> PIN_INT_TYPE_W {
PIN_INT_TYPE_W { w: self }
}
#[doc = "Bit 10 - GPIO wake up enable only available in light sleep"]
#[inline(always)]
pub fn pin_wakeup_enable(&mut self) -> PIN_WAKEUP_ENABLE_W {
PIN_WAKEUP_ENABLE_W { w: self }
}
#[doc = "Bits 11:12 - NA"]
#[inline(always)]
pub fn pin_config(&mut self) -> PIN_CONFIG_W {
PIN_CONFIG_W { w: self }
}
#[doc = "Bits 13:17 - bit: APP CPU interrupt enable bit1: APP CPU non-maskable interrupt enable bit3: PRO CPU interrupt enable bit4: PRO CPU non-maskable interrupt enable bit5: SDIO's extent interrupt enable"]
#[inline(always)]
pub fn pin_int_ena(&mut self) -> PIN_INT_ENA_W {
PIN_INT_ENA_W { w: self }
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "\n\nThis register you can [`read`]
(crate::generic::Reg::read), [`write_with_zero`]
(crate::generic::Reg::write_with_zero), [`reset`]
(crate::generic::Reg::reset), [`write`]
(crate::generic::Reg::write), [`modify`]
(crate::generic::Reg::modify). See [API]
(https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [pin]
(index.html) module"]
pub struct PIN_SPEC;
impl crate::RegisterSpec for PIN_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [pin::R]
(R) reader structure"]
impl crate::Readable for PIN_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [pin::W]
(W) writer structure"]
impl crate::Writable for PIN_SPEC {
type Writer = W;
}
#[doc = "`reset()` method sets PIN%s to value 0"]
impl crate::Resettable for PIN_SPEC {
#[inline(always)]
fn reset_value() -> Self::Ux {
0
}
}