1
  2
  3
  4
  5
  6
  7
  8
  9
 10
 11
 12
 13
 14
 15
 16
 17
 18
 19
 20
 21
 22
 23
 24
 25
 26
 27
 28
 29
 30
 31
 32
 33
 34
 35
 36
 37
 38
 39
 40
 41
 42
 43
 44
 45
 46
 47
 48
 49
 50
 51
 52
 53
 54
 55
 56
 57
 58
 59
 60
 61
 62
 63
 64
 65
 66
 67
 68
 69
 70
 71
 72
 73
 74
 75
 76
 77
 78
 79
 80
 81
 82
 83
 84
 85
 86
 87
 88
 89
 90
 91
 92
 93
 94
 95
 96
 97
 98
 99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
#[doc = "Reader of register MCPWM_GEN1_FORCE_REG"]
pub type R = crate::R<u32, super::MCPWM_GEN1_FORCE_REG>;
#[doc = "Writer for register MCPWM_GEN1_FORCE_REG"]
pub type W = crate::W<u32, super::MCPWM_GEN1_FORCE_REG>;
#[doc = "Register MCPWM_GEN1_FORCE_REG `reset()`'s with value 0"]
impl crate::ResetValue for super::MCPWM_GEN1_FORCE_REG {
    type Type = u32;
    #[inline(always)]
    fn reset_value() -> Self::Type {
        0
    }
}
#[doc = "Reader of field `MCPWM_GEN1_B_NCIFORCE_MODE`"]
pub type MCPWM_GEN1_B_NCIFORCE_MODE_R = crate::R<u8, u8>;
#[doc = "Write proxy for field `MCPWM_GEN1_B_NCIFORCE_MODE`"]
pub struct MCPWM_GEN1_B_NCIFORCE_MODE_W<'a> {
    w: &'a mut W,
}
impl<'a> MCPWM_GEN1_B_NCIFORCE_MODE_W<'a> {
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub unsafe fn bits(self, value: u8) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x03 << 14)) | (((value as u32) & 0x03) << 14);
        self.w
    }
}
#[doc = "Reader of field `MCPWM_GEN1_B_NCIFORCE`"]
pub type MCPWM_GEN1_B_NCIFORCE_R = crate::R<bool, bool>;
#[doc = "Write proxy for field `MCPWM_GEN1_B_NCIFORCE`"]
pub struct MCPWM_GEN1_B_NCIFORCE_W<'a> {
    w: &'a mut W,
}
impl<'a> MCPWM_GEN1_B_NCIFORCE_W<'a> {
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 13)) | (((value as u32) & 0x01) << 13);
        self.w
    }
}
#[doc = "Reader of field `MCPWM_GEN1_A_NCIFORCE_MODE`"]
pub type MCPWM_GEN1_A_NCIFORCE_MODE_R = crate::R<u8, u8>;
#[doc = "Write proxy for field `MCPWM_GEN1_A_NCIFORCE_MODE`"]
pub struct MCPWM_GEN1_A_NCIFORCE_MODE_W<'a> {
    w: &'a mut W,
}
impl<'a> MCPWM_GEN1_A_NCIFORCE_MODE_W<'a> {
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub unsafe fn bits(self, value: u8) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x03 << 11)) | (((value as u32) & 0x03) << 11);
        self.w
    }
}
#[doc = "Reader of field `MCPWM_GEN1_A_NCIFORCE`"]
pub type MCPWM_GEN1_A_NCIFORCE_R = crate::R<bool, bool>;
#[doc = "Write proxy for field `MCPWM_GEN1_A_NCIFORCE`"]
pub struct MCPWM_GEN1_A_NCIFORCE_W<'a> {
    w: &'a mut W,
}
impl<'a> MCPWM_GEN1_A_NCIFORCE_W<'a> {
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 10)) | (((value as u32) & 0x01) << 10);
        self.w
    }
}
#[doc = "Reader of field `MCPWM_GEN1_B_CNTUFORCE_MODE`"]
pub type MCPWM_GEN1_B_CNTUFORCE_MODE_R = crate::R<u8, u8>;
#[doc = "Write proxy for field `MCPWM_GEN1_B_CNTUFORCE_MODE`"]
pub struct MCPWM_GEN1_B_CNTUFORCE_MODE_W<'a> {
    w: &'a mut W,
}
impl<'a> MCPWM_GEN1_B_CNTUFORCE_MODE_W<'a> {
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub unsafe fn bits(self, value: u8) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x03 << 8)) | (((value as u32) & 0x03) << 8);
        self.w
    }
}
#[doc = "Reader of field `MCPWM_GEN1_A_CNTUFORCE_MODE`"]
pub type MCPWM_GEN1_A_CNTUFORCE_MODE_R = crate::R<u8, u8>;
#[doc = "Write proxy for field `MCPWM_GEN1_A_CNTUFORCE_MODE`"]
pub struct MCPWM_GEN1_A_CNTUFORCE_MODE_W<'a> {
    w: &'a mut W,
}
impl<'a> MCPWM_GEN1_A_CNTUFORCE_MODE_W<'a> {
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub unsafe fn bits(self, value: u8) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x03 << 6)) | (((value as u32) & 0x03) << 6);
        self.w
    }
}
#[doc = "Reader of field `MCPWM_GEN1_CNTUFORCE_UPMETHOD`"]
pub type MCPWM_GEN1_CNTUFORCE_UPMETHOD_R = crate::R<u8, u8>;
#[doc = "Write proxy for field `MCPWM_GEN1_CNTUFORCE_UPMETHOD`"]
pub struct MCPWM_GEN1_CNTUFORCE_UPMETHOD_W<'a> {
    w: &'a mut W,
}
impl<'a> MCPWM_GEN1_CNTUFORCE_UPMETHOD_W<'a> {
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub unsafe fn bits(self, value: u8) -> &'a mut W {
        self.w.bits = (self.w.bits & !0x3f) | ((value as u32) & 0x3f);
        self.w
    }
}
impl R {
    #[doc = "Bits 14:15 - Non-continuous immediate software force mode for PWM1B 0: disabled 1: low 2: high 3: disabled"]
    #[inline(always)]
    pub fn mcpwm_gen1_b_nciforce_mode(&self) -> MCPWM_GEN1_B_NCIFORCE_MODE_R {
        MCPWM_GEN1_B_NCIFORCE_MODE_R::new(((self.bits >> 14) & 0x03) as u8)
    }
    #[doc = "Bit 13 - Non-continuous immediate software force trigger for PWM1B a toggle will trigger a force event"]
    #[inline(always)]
    pub fn mcpwm_gen1_b_nciforce(&self) -> MCPWM_GEN1_B_NCIFORCE_R {
        MCPWM_GEN1_B_NCIFORCE_R::new(((self.bits >> 13) & 0x01) != 0)
    }
    #[doc = "Bits 11:12 - Non-continuous immediate software force mode for PWM1A 0: disabled 1: low 2: high 3: disabled"]
    #[inline(always)]
    pub fn mcpwm_gen1_a_nciforce_mode(&self) -> MCPWM_GEN1_A_NCIFORCE_MODE_R {
        MCPWM_GEN1_A_NCIFORCE_MODE_R::new(((self.bits >> 11) & 0x03) as u8)
    }
    #[doc = "Bit 10 - Non-continuous immediate software force trigger for PWM1A a toggle will trigger a force event"]
    #[inline(always)]
    pub fn mcpwm_gen1_a_nciforce(&self) -> MCPWM_GEN1_A_NCIFORCE_R {
        MCPWM_GEN1_A_NCIFORCE_R::new(((self.bits >> 10) & 0x01) != 0)
    }
    #[doc = "Bits 8:9 - Continuous software force mode for PWM1B. 0: disabled 1: low 2: high 3: disabled"]
    #[inline(always)]
    pub fn mcpwm_gen1_b_cntuforce_mode(&self) -> MCPWM_GEN1_B_CNTUFORCE_MODE_R {
        MCPWM_GEN1_B_CNTUFORCE_MODE_R::new(((self.bits >> 8) & 0x03) as u8)
    }
    #[doc = "Bits 6:7 - Continuous software force mode for PWM1A. 0: disabled 1: low 2: high 3: disabled"]
    #[inline(always)]
    pub fn mcpwm_gen1_a_cntuforce_mode(&self) -> MCPWM_GEN1_A_CNTUFORCE_MODE_R {
        MCPWM_GEN1_A_CNTUFORCE_MODE_R::new(((self.bits >> 6) & 0x03) as u8)
    }
    #[doc = "Bits 0:5 - Update method for continuous software force of PWM generator1. 0: immediate bit0: TEZ bit1: TEP bit2: TEA bit3: TEB bit4: sync bit5: disable update. (TEA/B here and below means an event generated when timer value equals A/B register)"]
    #[inline(always)]
    pub fn mcpwm_gen1_cntuforce_upmethod(&self) -> MCPWM_GEN1_CNTUFORCE_UPMETHOD_R {
        MCPWM_GEN1_CNTUFORCE_UPMETHOD_R::new((self.bits & 0x3f) as u8)
    }
}
impl W {
    #[doc = "Bits 14:15 - Non-continuous immediate software force mode for PWM1B 0: disabled 1: low 2: high 3: disabled"]
    #[inline(always)]
    pub fn mcpwm_gen1_b_nciforce_mode(&mut self) -> MCPWM_GEN1_B_NCIFORCE_MODE_W {
        MCPWM_GEN1_B_NCIFORCE_MODE_W { w: self }
    }
    #[doc = "Bit 13 - Non-continuous immediate software force trigger for PWM1B a toggle will trigger a force event"]
    #[inline(always)]
    pub fn mcpwm_gen1_b_nciforce(&mut self) -> MCPWM_GEN1_B_NCIFORCE_W {
        MCPWM_GEN1_B_NCIFORCE_W { w: self }
    }
    #[doc = "Bits 11:12 - Non-continuous immediate software force mode for PWM1A 0: disabled 1: low 2: high 3: disabled"]
    #[inline(always)]
    pub fn mcpwm_gen1_a_nciforce_mode(&mut self) -> MCPWM_GEN1_A_NCIFORCE_MODE_W {
        MCPWM_GEN1_A_NCIFORCE_MODE_W { w: self }
    }
    #[doc = "Bit 10 - Non-continuous immediate software force trigger for PWM1A a toggle will trigger a force event"]
    #[inline(always)]
    pub fn mcpwm_gen1_a_nciforce(&mut self) -> MCPWM_GEN1_A_NCIFORCE_W {
        MCPWM_GEN1_A_NCIFORCE_W { w: self }
    }
    #[doc = "Bits 8:9 - Continuous software force mode for PWM1B. 0: disabled 1: low 2: high 3: disabled"]
    #[inline(always)]
    pub fn mcpwm_gen1_b_cntuforce_mode(&mut self) -> MCPWM_GEN1_B_CNTUFORCE_MODE_W {
        MCPWM_GEN1_B_CNTUFORCE_MODE_W { w: self }
    }
    #[doc = "Bits 6:7 - Continuous software force mode for PWM1A. 0: disabled 1: low 2: high 3: disabled"]
    #[inline(always)]
    pub fn mcpwm_gen1_a_cntuforce_mode(&mut self) -> MCPWM_GEN1_A_CNTUFORCE_MODE_W {
        MCPWM_GEN1_A_CNTUFORCE_MODE_W { w: self }
    }
    #[doc = "Bits 0:5 - Update method for continuous software force of PWM generator1. 0: immediate bit0: TEZ bit1: TEP bit2: TEA bit3: TEB bit4: sync bit5: disable update. (TEA/B here and below means an event generated when timer value equals A/B register)"]
    #[inline(always)]
    pub fn mcpwm_gen1_cntuforce_upmethod(&mut self) -> MCPWM_GEN1_CNTUFORCE_UPMETHOD_W {
        MCPWM_GEN1_CNTUFORCE_UPMETHOD_W { w: self }
    }
}