1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
#[doc = "Reader of register SPI_USER1_REG"] pub type R = crate::R<u32, super::SPI_USER1_REG>; #[doc = "Writer for register SPI_USER1_REG"] pub type W = crate::W<u32, super::SPI_USER1_REG>; #[doc = "Register SPI_USER1_REG `reset()`'s with value 0"] impl crate::ResetValue for super::SPI_USER1_REG { type Type = u32; #[inline(always)] fn reset_value() -> Self::Type { 0 } } #[doc = "Reader of field `SPI_USR_ADDR_BITLEN`"] pub type SPI_USR_ADDR_BITLEN_R = crate::R<u8, u8>; #[doc = "Write proxy for field `SPI_USR_ADDR_BITLEN`"] pub struct SPI_USR_ADDR_BITLEN_W<'a> { w: &'a mut W, } impl<'a> SPI_USR_ADDR_BITLEN_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x3f << 26)) | (((value as u32) & 0x3f) << 26); self.w } } #[doc = "Reader of field `SPI_USR_DUMMY_CYCLELEN`"] pub type SPI_USR_DUMMY_CYCLELEN_R = crate::R<u8, u8>; #[doc = "Write proxy for field `SPI_USR_DUMMY_CYCLELEN`"] pub struct SPI_USR_DUMMY_CYCLELEN_W<'a> { w: &'a mut W, } impl<'a> SPI_USR_DUMMY_CYCLELEN_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !0xff) | ((value as u32) & 0xff); self.w } } impl R { #[doc = "Bits 26:31 - The length in bits of address phase. The register value shall be (bit_num-1)."] #[inline(always)] pub fn spi_usr_addr_bitlen(&self) -> SPI_USR_ADDR_BITLEN_R { SPI_USR_ADDR_BITLEN_R::new(((self.bits >> 26) & 0x3f) as u8) } #[doc = "Bits 0:7 - The length in spi_clk cycles of dummy phase. The register value shall be (cycle_num-1)."] #[inline(always)] pub fn spi_usr_dummy_cyclelen(&self) -> SPI_USR_DUMMY_CYCLELEN_R { SPI_USR_DUMMY_CYCLELEN_R::new((self.bits & 0xff) as u8) } } impl W { #[doc = "Bits 26:31 - The length in bits of address phase. The register value shall be (bit_num-1)."] #[inline(always)] pub fn spi_usr_addr_bitlen(&mut self) -> SPI_USR_ADDR_BITLEN_W { SPI_USR_ADDR_BITLEN_W { w: self } } #[doc = "Bits 0:7 - The length in spi_clk cycles of dummy phase. The register value shall be (cycle_num-1)."] #[inline(always)] pub fn spi_usr_dummy_cyclelen(&mut self) -> SPI_USR_DUMMY_CYCLELEN_W { SPI_USR_DUMMY_CYCLELEN_W { w: self } } }