1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
#[doc = "Writer for register DEBUG_SEL"] pub type W = crate::W<u32, super::DEBUG_SEL>; #[doc = "Register DEBUG_SEL `reset()`'s with value 0"] impl crate::ResetValue for super::DEBUG_SEL { type Type = u32; #[inline(always)] fn reset_value() -> Self::Type { 0 } } #[doc = "Debug_sel\n\nValue on reset: 0"] #[derive(Clone, Copy, Debug, PartialEq)] pub enum DEBUG_SEL_AW { #[doc = "0: receiver module and fifo_ctrl module signals are probed out"] VALUE1, #[doc = "1: cmd register, Interrupt status, transmitter module and clk sdcard signals are probed out."] VALUE2, } impl From<DEBUG_SEL_AW> for bool { #[inline(always)] fn from(variant: DEBUG_SEL_AW) -> Self { match variant { DEBUG_SEL_AW::VALUE1 => false, DEBUG_SEL_AW::VALUE2 => true, } } } #[doc = "Write proxy for field `DEBUG_SEL`"] pub struct DEBUG_SEL_W<'a> { w: &'a mut W, } impl<'a> DEBUG_SEL_W<'a> { #[doc = r"Writes `variant` to the field"] #[inline(always)] pub fn variant(self, variant: DEBUG_SEL_AW) -> &'a mut W { { self.bit(variant.into()) } } #[doc = "receiver module and fifo_ctrl module signals are probed out"] #[inline(always)] pub fn value1(self) -> &'a mut W { self.variant(DEBUG_SEL_AW::VALUE1) } #[doc = "cmd register, Interrupt status, transmitter module and clk sdcard signals are probed out."] #[inline(always)] pub fn value2(self) -> &'a mut W { self.variant(DEBUG_SEL_AW::VALUE2) } #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !0x01) | ((value as u32) & 0x01); self.w } } impl W { #[doc = "Bit 0 - Debug_sel"] #[inline(always)] pub fn debug_sel(&mut self) -> DEBUG_SEL_W { DEBUG_SEL_W { w: self } } }