tm4c123x/sysexc/
im.rs

1#[doc = "Reader of register IM"]
2pub type R = crate::R<u32, super::IM>;
3#[doc = "Writer for register IM"]
4pub type W = crate::W<u32, super::IM>;
5#[doc = "Register IM `reset()`'s with value 0"]
6impl crate::ResetValue for super::IM {
7    type Type = u32;
8    #[inline(always)]
9    fn reset_value() -> Self::Type {
10        0
11    }
12}
13#[doc = "Reader of field `FPIDCIM`"]
14pub type FPIDCIM_R = crate::R<bool, bool>;
15#[doc = "Write proxy for field `FPIDCIM`"]
16pub struct FPIDCIM_W<'a> {
17    w: &'a mut W,
18}
19impl<'a> FPIDCIM_W<'a> {
20    #[doc = r"Sets the field bit"]
21    #[inline(always)]
22    pub fn set_bit(self) -> &'a mut W {
23        self.bit(true)
24    }
25    #[doc = r"Clears the field bit"]
26    #[inline(always)]
27    pub fn clear_bit(self) -> &'a mut W {
28        self.bit(false)
29    }
30    #[doc = r"Writes raw bits to the field"]
31    #[inline(always)]
32    pub fn bit(self, value: bool) -> &'a mut W {
33        self.w.bits = (self.w.bits & !0x01) | ((value as u32) & 0x01);
34        self.w
35    }
36}
37#[doc = "Reader of field `FPDZCIM`"]
38pub type FPDZCIM_R = crate::R<bool, bool>;
39#[doc = "Write proxy for field `FPDZCIM`"]
40pub struct FPDZCIM_W<'a> {
41    w: &'a mut W,
42}
43impl<'a> FPDZCIM_W<'a> {
44    #[doc = r"Sets the field bit"]
45    #[inline(always)]
46    pub fn set_bit(self) -> &'a mut W {
47        self.bit(true)
48    }
49    #[doc = r"Clears the field bit"]
50    #[inline(always)]
51    pub fn clear_bit(self) -> &'a mut W {
52        self.bit(false)
53    }
54    #[doc = r"Writes raw bits to the field"]
55    #[inline(always)]
56    pub fn bit(self, value: bool) -> &'a mut W {
57        self.w.bits = (self.w.bits & !(0x01 << 1)) | (((value as u32) & 0x01) << 1);
58        self.w
59    }
60}
61#[doc = "Reader of field `FPIOCIM`"]
62pub type FPIOCIM_R = crate::R<bool, bool>;
63#[doc = "Write proxy for field `FPIOCIM`"]
64pub struct FPIOCIM_W<'a> {
65    w: &'a mut W,
66}
67impl<'a> FPIOCIM_W<'a> {
68    #[doc = r"Sets the field bit"]
69    #[inline(always)]
70    pub fn set_bit(self) -> &'a mut W {
71        self.bit(true)
72    }
73    #[doc = r"Clears the field bit"]
74    #[inline(always)]
75    pub fn clear_bit(self) -> &'a mut W {
76        self.bit(false)
77    }
78    #[doc = r"Writes raw bits to the field"]
79    #[inline(always)]
80    pub fn bit(self, value: bool) -> &'a mut W {
81        self.w.bits = (self.w.bits & !(0x01 << 2)) | (((value as u32) & 0x01) << 2);
82        self.w
83    }
84}
85#[doc = "Reader of field `FPUFCIM`"]
86pub type FPUFCIM_R = crate::R<bool, bool>;
87#[doc = "Write proxy for field `FPUFCIM`"]
88pub struct FPUFCIM_W<'a> {
89    w: &'a mut W,
90}
91impl<'a> FPUFCIM_W<'a> {
92    #[doc = r"Sets the field bit"]
93    #[inline(always)]
94    pub fn set_bit(self) -> &'a mut W {
95        self.bit(true)
96    }
97    #[doc = r"Clears the field bit"]
98    #[inline(always)]
99    pub fn clear_bit(self) -> &'a mut W {
100        self.bit(false)
101    }
102    #[doc = r"Writes raw bits to the field"]
103    #[inline(always)]
104    pub fn bit(self, value: bool) -> &'a mut W {
105        self.w.bits = (self.w.bits & !(0x01 << 3)) | (((value as u32) & 0x01) << 3);
106        self.w
107    }
108}
109#[doc = "Reader of field `FPOFCIM`"]
110pub type FPOFCIM_R = crate::R<bool, bool>;
111#[doc = "Write proxy for field `FPOFCIM`"]
112pub struct FPOFCIM_W<'a> {
113    w: &'a mut W,
114}
115impl<'a> FPOFCIM_W<'a> {
116    #[doc = r"Sets the field bit"]
117    #[inline(always)]
118    pub fn set_bit(self) -> &'a mut W {
119        self.bit(true)
120    }
121    #[doc = r"Clears the field bit"]
122    #[inline(always)]
123    pub fn clear_bit(self) -> &'a mut W {
124        self.bit(false)
125    }
126    #[doc = r"Writes raw bits to the field"]
127    #[inline(always)]
128    pub fn bit(self, value: bool) -> &'a mut W {
129        self.w.bits = (self.w.bits & !(0x01 << 4)) | (((value as u32) & 0x01) << 4);
130        self.w
131    }
132}
133#[doc = "Reader of field `FPIXCIM`"]
134pub type FPIXCIM_R = crate::R<bool, bool>;
135#[doc = "Write proxy for field `FPIXCIM`"]
136pub struct FPIXCIM_W<'a> {
137    w: &'a mut W,
138}
139impl<'a> FPIXCIM_W<'a> {
140    #[doc = r"Sets the field bit"]
141    #[inline(always)]
142    pub fn set_bit(self) -> &'a mut W {
143        self.bit(true)
144    }
145    #[doc = r"Clears the field bit"]
146    #[inline(always)]
147    pub fn clear_bit(self) -> &'a mut W {
148        self.bit(false)
149    }
150    #[doc = r"Writes raw bits to the field"]
151    #[inline(always)]
152    pub fn bit(self, value: bool) -> &'a mut W {
153        self.w.bits = (self.w.bits & !(0x01 << 5)) | (((value as u32) & 0x01) << 5);
154        self.w
155    }
156}
157impl R {
158    #[doc = "Bit 0 - Floating-Point Input Denormal Exception Interrupt Mask"]
159    #[inline(always)]
160    pub fn fpidcim(&self) -> FPIDCIM_R {
161        FPIDCIM_R::new((self.bits & 0x01) != 0)
162    }
163    #[doc = "Bit 1 - Floating-Point Divide By 0 Exception Interrupt Mask"]
164    #[inline(always)]
165    pub fn fpdzcim(&self) -> FPDZCIM_R {
166        FPDZCIM_R::new(((self.bits >> 1) & 0x01) != 0)
167    }
168    #[doc = "Bit 2 - Floating-Point Invalid Operation Interrupt Mask"]
169    #[inline(always)]
170    pub fn fpiocim(&self) -> FPIOCIM_R {
171        FPIOCIM_R::new(((self.bits >> 2) & 0x01) != 0)
172    }
173    #[doc = "Bit 3 - Floating-Point Underflow Exception Interrupt Mask"]
174    #[inline(always)]
175    pub fn fpufcim(&self) -> FPUFCIM_R {
176        FPUFCIM_R::new(((self.bits >> 3) & 0x01) != 0)
177    }
178    #[doc = "Bit 4 - Floating-Point Overflow Exception Interrupt Mask"]
179    #[inline(always)]
180    pub fn fpofcim(&self) -> FPOFCIM_R {
181        FPOFCIM_R::new(((self.bits >> 4) & 0x01) != 0)
182    }
183    #[doc = "Bit 5 - Floating-Point Inexact Exception Interrupt Mask"]
184    #[inline(always)]
185    pub fn fpixcim(&self) -> FPIXCIM_R {
186        FPIXCIM_R::new(((self.bits >> 5) & 0x01) != 0)
187    }
188}
189impl W {
190    #[doc = "Bit 0 - Floating-Point Input Denormal Exception Interrupt Mask"]
191    #[inline(always)]
192    pub fn fpidcim(&mut self) -> FPIDCIM_W {
193        FPIDCIM_W { w: self }
194    }
195    #[doc = "Bit 1 - Floating-Point Divide By 0 Exception Interrupt Mask"]
196    #[inline(always)]
197    pub fn fpdzcim(&mut self) -> FPDZCIM_W {
198        FPDZCIM_W { w: self }
199    }
200    #[doc = "Bit 2 - Floating-Point Invalid Operation Interrupt Mask"]
201    #[inline(always)]
202    pub fn fpiocim(&mut self) -> FPIOCIM_W {
203        FPIOCIM_W { w: self }
204    }
205    #[doc = "Bit 3 - Floating-Point Underflow Exception Interrupt Mask"]
206    #[inline(always)]
207    pub fn fpufcim(&mut self) -> FPUFCIM_W {
208        FPUFCIM_W { w: self }
209    }
210    #[doc = "Bit 4 - Floating-Point Overflow Exception Interrupt Mask"]
211    #[inline(always)]
212    pub fn fpofcim(&mut self) -> FPOFCIM_W {
213        FPOFCIM_W { w: self }
214    }
215    #[doc = "Bit 5 - Floating-Point Inexact Exception Interrupt Mask"]
216    #[inline(always)]
217    pub fn fpixcim(&mut self) -> FPIXCIM_W {
218        FPIXCIM_W { w: self }
219    }
220}