1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
///Register block
/**MEMRMP (rw) register accessor: memory remap register
You can [`read`](crate::Reg::read) this register and get [`memrmp::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`memrmp::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32WLE5.html#SYSCFG:MEMRMP)
For information about available fields see [`mod@memrmp`] module*/
pub type MEMRMP = crateReg;
///memory remap register
/**CFGR1 (rw) register accessor: configuration register 1
You can [`read`](crate::Reg::read) this register and get [`cfgr1::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`cfgr1::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32WLE5.html#SYSCFG:CFGR1)
For information about available fields see [`mod@cfgr1`] module*/
pub type CFGR1 = crateReg;
///configuration register 1
/**EXTICR1 (rw) register accessor: external interrupt configuration register 1
You can [`read`](crate::Reg::read) this register and get [`exticr1::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`exticr1::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32WLE5.html#SYSCFG:EXTICR1)
For information about available fields see [`mod@exticr1`] module*/
pub type EXTICR1 = crateReg;
///external interrupt configuration register 1
/**EXTICR2 (rw) register accessor: external interrupt configuration register 2
You can [`read`](crate::Reg::read) this register and get [`exticr2::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`exticr2::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32WLE5.html#SYSCFG:EXTICR2)
For information about available fields see [`mod@exticr2`] module*/
pub type EXTICR2 = crateReg;
///external interrupt configuration register 2
/**EXTICR3 (rw) register accessor: external interrupt configuration register 3
You can [`read`](crate::Reg::read) this register and get [`exticr3::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`exticr3::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32WLE5.html#SYSCFG:EXTICR3)
For information about available fields see [`mod@exticr3`] module*/
pub type EXTICR3 = crateReg;
///external interrupt configuration register 3
/**EXTICR4 (rw) register accessor: external interrupt configuration register 4
You can [`read`](crate::Reg::read) this register and get [`exticr4::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`exticr4::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32WLE5.html#SYSCFG:EXTICR4)
For information about available fields see [`mod@exticr4`] module*/
pub type EXTICR4 = crateReg;
///external interrupt configuration register 4
/**SCSR (rw) register accessor: SCSR
You can [`read`](crate::Reg::read) this register and get [`scsr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`scsr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32WLE5.html#SYSCFG:SCSR)
For information about available fields see [`mod@scsr`] module*/
pub type SCSR = crateReg;
///SCSR
/**CFGR2 (rw) register accessor: CFGR2
You can [`read`](crate::Reg::read) this register and get [`cfgr2::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`cfgr2::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32WLE5.html#SYSCFG:CFGR2)
For information about available fields see [`mod@cfgr2`] module*/
pub type CFGR2 = crateReg;
///CFGR2
/**SWPR (rw) register accessor: SWPR
You can [`read`](crate::Reg::read) this register and get [`swpr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`swpr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32WLE5.html#SYSCFG:SWPR)
For information about available fields see [`mod@swpr`] module*/
pub type SWPR = crateReg;
///SWPR
/**SKR (w) register accessor: SKR
You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`skr::W`]. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32WLE5.html#SYSCFG:SKR)
For information about available fields see [`mod@skr`] module*/
pub type SKR = crateReg;
///SKR
/**RFDCR (rw) register accessor: radio debug control register
You can [`read`](crate::Reg::read) this register and get [`rfdcr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`rfdcr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32WLE5.html#SYSCFG:RFDCR)
For information about available fields see [`mod@rfdcr`] module*/
pub type RFDCR = crateReg;
///radio debug control register