stm32wb_pac/syscfg/
exticr1.rs1#[doc = "Reader of register EXTICR1"]
2pub type R = crate::R<u32, super::EXTICR1>;
3#[doc = "Writer for register EXTICR1"]
4pub type W = crate::W<u32, super::EXTICR1>;
5#[doc = "Register EXTICR1 `reset()`'s with value 0"]
6impl crate::ResetValue for super::EXTICR1 {
7 type Type = u32;
8 #[inline(always)]
9 fn reset_value() -> Self::Type {
10 0
11 }
12}
13#[doc = "Reader of field `EXTI3`"]
14pub type EXTI3_R = crate::R<u8, u8>;
15#[doc = "Write proxy for field `EXTI3`"]
16pub struct EXTI3_W<'a> {
17 w: &'a mut W,
18}
19impl<'a> EXTI3_W<'a> {
20 #[doc = r"Writes raw bits to the field"]
21 #[inline(always)]
22 pub unsafe fn bits(self, value: u8) -> &'a mut W {
23 self.w.bits = (self.w.bits & !(0x07 << 12)) | (((value as u32) & 0x07) << 12);
24 self.w
25 }
26}
27#[doc = "Reader of field `EXTI2`"]
28pub type EXTI2_R = crate::R<u8, u8>;
29#[doc = "Write proxy for field `EXTI2`"]
30pub struct EXTI2_W<'a> {
31 w: &'a mut W,
32}
33impl<'a> EXTI2_W<'a> {
34 #[doc = r"Writes raw bits to the field"]
35 #[inline(always)]
36 pub unsafe fn bits(self, value: u8) -> &'a mut W {
37 self.w.bits = (self.w.bits & !(0x07 << 8)) | (((value as u32) & 0x07) << 8);
38 self.w
39 }
40}
41#[doc = "Reader of field `EXTI1`"]
42pub type EXTI1_R = crate::R<u8, u8>;
43#[doc = "Write proxy for field `EXTI1`"]
44pub struct EXTI1_W<'a> {
45 w: &'a mut W,
46}
47impl<'a> EXTI1_W<'a> {
48 #[doc = r"Writes raw bits to the field"]
49 #[inline(always)]
50 pub unsafe fn bits(self, value: u8) -> &'a mut W {
51 self.w.bits = (self.w.bits & !(0x07 << 4)) | (((value as u32) & 0x07) << 4);
52 self.w
53 }
54}
55#[doc = "Reader of field `EXTI0`"]
56pub type EXTI0_R = crate::R<u8, u8>;
57#[doc = "Write proxy for field `EXTI0`"]
58pub struct EXTI0_W<'a> {
59 w: &'a mut W,
60}
61impl<'a> EXTI0_W<'a> {
62 #[doc = r"Writes raw bits to the field"]
63 #[inline(always)]
64 pub unsafe fn bits(self, value: u8) -> &'a mut W {
65 self.w.bits = (self.w.bits & !0x07) | ((value as u32) & 0x07);
66 self.w
67 }
68}
69impl R {
70 #[doc = "Bits 12:14 - EXTI 3 configuration bits"]
71 #[inline(always)]
72 pub fn exti3(&self) -> EXTI3_R {
73 EXTI3_R::new(((self.bits >> 12) & 0x07) as u8)
74 }
75 #[doc = "Bits 8:10 - EXTI 2 configuration bits"]
76 #[inline(always)]
77 pub fn exti2(&self) -> EXTI2_R {
78 EXTI2_R::new(((self.bits >> 8) & 0x07) as u8)
79 }
80 #[doc = "Bits 4:6 - EXTI 1 configuration bits"]
81 #[inline(always)]
82 pub fn exti1(&self) -> EXTI1_R {
83 EXTI1_R::new(((self.bits >> 4) & 0x07) as u8)
84 }
85 #[doc = "Bits 0:2 - EXTI 0 configuration bits"]
86 #[inline(always)]
87 pub fn exti0(&self) -> EXTI0_R {
88 EXTI0_R::new((self.bits & 0x07) as u8)
89 }
90}
91impl W {
92 #[doc = "Bits 12:14 - EXTI 3 configuration bits"]
93 #[inline(always)]
94 pub fn exti3(&mut self) -> EXTI3_W {
95 EXTI3_W { w: self }
96 }
97 #[doc = "Bits 8:10 - EXTI 2 configuration bits"]
98 #[inline(always)]
99 pub fn exti2(&mut self) -> EXTI2_W {
100 EXTI2_W { w: self }
101 }
102 #[doc = "Bits 4:6 - EXTI 1 configuration bits"]
103 #[inline(always)]
104 pub fn exti1(&mut self) -> EXTI1_W {
105 EXTI1_W { w: self }
106 }
107 #[doc = "Bits 0:2 - EXTI 0 configuration bits"]
108 #[inline(always)]
109 pub fn exti0(&mut self) -> EXTI0_W {
110 EXTI0_W { w: self }
111 }
112}