stm32wb_pac/rcc/
c2apb1smenr1.rs

1#[doc = "Reader of register C2APB1SMENR1"]
2pub type R = crate::R<u32, super::C2APB1SMENR1>;
3#[doc = "Writer for register C2APB1SMENR1"]
4pub type W = crate::W<u32, super::C2APB1SMENR1>;
5#[doc = "Register C2APB1SMENR1 `reset()`'s with value 0x85a0_4601"]
6impl crate::ResetValue for super::C2APB1SMENR1 {
7    type Type = u32;
8    #[inline(always)]
9    fn reset_value() -> Self::Type {
10        0x85a0_4601
11    }
12}
13#[doc = "Reader of field `LPTIM1SMEN`"]
14pub type LPTIM1SMEN_R = crate::R<bool, bool>;
15#[doc = "Write proxy for field `LPTIM1SMEN`"]
16pub struct LPTIM1SMEN_W<'a> {
17    w: &'a mut W,
18}
19impl<'a> LPTIM1SMEN_W<'a> {
20    #[doc = r"Sets the field bit"]
21    #[inline(always)]
22    pub fn set_bit(self) -> &'a mut W {
23        self.bit(true)
24    }
25    #[doc = r"Clears the field bit"]
26    #[inline(always)]
27    pub fn clear_bit(self) -> &'a mut W {
28        self.bit(false)
29    }
30    #[doc = r"Writes raw bits to the field"]
31    #[inline(always)]
32    pub fn bit(self, value: bool) -> &'a mut W {
33        self.w.bits = (self.w.bits & !(0x01 << 31)) | (((value as u32) & 0x01) << 31);
34        self.w
35    }
36}
37#[doc = "Reader of field `USBSMEN`"]
38pub type USBSMEN_R = crate::R<bool, bool>;
39#[doc = "Write proxy for field `USBSMEN`"]
40pub struct USBSMEN_W<'a> {
41    w: &'a mut W,
42}
43impl<'a> USBSMEN_W<'a> {
44    #[doc = r"Sets the field bit"]
45    #[inline(always)]
46    pub fn set_bit(self) -> &'a mut W {
47        self.bit(true)
48    }
49    #[doc = r"Clears the field bit"]
50    #[inline(always)]
51    pub fn clear_bit(self) -> &'a mut W {
52        self.bit(false)
53    }
54    #[doc = r"Writes raw bits to the field"]
55    #[inline(always)]
56    pub fn bit(self, value: bool) -> &'a mut W {
57        self.w.bits = (self.w.bits & !(0x01 << 26)) | (((value as u32) & 0x01) << 26);
58        self.w
59    }
60}
61#[doc = "Reader of field `CRSMEN`"]
62pub type CRSMEN_R = crate::R<bool, bool>;
63#[doc = "Write proxy for field `CRSMEN`"]
64pub struct CRSMEN_W<'a> {
65    w: &'a mut W,
66}
67impl<'a> CRSMEN_W<'a> {
68    #[doc = r"Sets the field bit"]
69    #[inline(always)]
70    pub fn set_bit(self) -> &'a mut W {
71        self.bit(true)
72    }
73    #[doc = r"Clears the field bit"]
74    #[inline(always)]
75    pub fn clear_bit(self) -> &'a mut W {
76        self.bit(false)
77    }
78    #[doc = r"Writes raw bits to the field"]
79    #[inline(always)]
80    pub fn bit(self, value: bool) -> &'a mut W {
81        self.w.bits = (self.w.bits & !(0x01 << 24)) | (((value as u32) & 0x01) << 24);
82        self.w
83    }
84}
85#[doc = "Reader of field `I2C3SMEN`"]
86pub type I2C3SMEN_R = crate::R<bool, bool>;
87#[doc = "Write proxy for field `I2C3SMEN`"]
88pub struct I2C3SMEN_W<'a> {
89    w: &'a mut W,
90}
91impl<'a> I2C3SMEN_W<'a> {
92    #[doc = r"Sets the field bit"]
93    #[inline(always)]
94    pub fn set_bit(self) -> &'a mut W {
95        self.bit(true)
96    }
97    #[doc = r"Clears the field bit"]
98    #[inline(always)]
99    pub fn clear_bit(self) -> &'a mut W {
100        self.bit(false)
101    }
102    #[doc = r"Writes raw bits to the field"]
103    #[inline(always)]
104    pub fn bit(self, value: bool) -> &'a mut W {
105        self.w.bits = (self.w.bits & !(0x01 << 23)) | (((value as u32) & 0x01) << 23);
106        self.w
107    }
108}
109#[doc = "Reader of field `I2C1SMEN`"]
110pub type I2C1SMEN_R = crate::R<bool, bool>;
111#[doc = "Write proxy for field `I2C1SMEN`"]
112pub struct I2C1SMEN_W<'a> {
113    w: &'a mut W,
114}
115impl<'a> I2C1SMEN_W<'a> {
116    #[doc = r"Sets the field bit"]
117    #[inline(always)]
118    pub fn set_bit(self) -> &'a mut W {
119        self.bit(true)
120    }
121    #[doc = r"Clears the field bit"]
122    #[inline(always)]
123    pub fn clear_bit(self) -> &'a mut W {
124        self.bit(false)
125    }
126    #[doc = r"Writes raw bits to the field"]
127    #[inline(always)]
128    pub fn bit(self, value: bool) -> &'a mut W {
129        self.w.bits = (self.w.bits & !(0x01 << 21)) | (((value as u32) & 0x01) << 21);
130        self.w
131    }
132}
133#[doc = "Reader of field `SPI2SMEN`"]
134pub type SPI2SMEN_R = crate::R<bool, bool>;
135#[doc = "Write proxy for field `SPI2SMEN`"]
136pub struct SPI2SMEN_W<'a> {
137    w: &'a mut W,
138}
139impl<'a> SPI2SMEN_W<'a> {
140    #[doc = r"Sets the field bit"]
141    #[inline(always)]
142    pub fn set_bit(self) -> &'a mut W {
143        self.bit(true)
144    }
145    #[doc = r"Clears the field bit"]
146    #[inline(always)]
147    pub fn clear_bit(self) -> &'a mut W {
148        self.bit(false)
149    }
150    #[doc = r"Writes raw bits to the field"]
151    #[inline(always)]
152    pub fn bit(self, value: bool) -> &'a mut W {
153        self.w.bits = (self.w.bits & !(0x01 << 14)) | (((value as u32) & 0x01) << 14);
154        self.w
155    }
156}
157#[doc = "Reader of field `RTCAPBSMEN`"]
158pub type RTCAPBSMEN_R = crate::R<bool, bool>;
159#[doc = "Write proxy for field `RTCAPBSMEN`"]
160pub struct RTCAPBSMEN_W<'a> {
161    w: &'a mut W,
162}
163impl<'a> RTCAPBSMEN_W<'a> {
164    #[doc = r"Sets the field bit"]
165    #[inline(always)]
166    pub fn set_bit(self) -> &'a mut W {
167        self.bit(true)
168    }
169    #[doc = r"Clears the field bit"]
170    #[inline(always)]
171    pub fn clear_bit(self) -> &'a mut W {
172        self.bit(false)
173    }
174    #[doc = r"Writes raw bits to the field"]
175    #[inline(always)]
176    pub fn bit(self, value: bool) -> &'a mut W {
177        self.w.bits = (self.w.bits & !(0x01 << 10)) | (((value as u32) & 0x01) << 10);
178        self.w
179    }
180}
181#[doc = "Reader of field `LCDSMEN`"]
182pub type LCDSMEN_R = crate::R<bool, bool>;
183#[doc = "Write proxy for field `LCDSMEN`"]
184pub struct LCDSMEN_W<'a> {
185    w: &'a mut W,
186}
187impl<'a> LCDSMEN_W<'a> {
188    #[doc = r"Sets the field bit"]
189    #[inline(always)]
190    pub fn set_bit(self) -> &'a mut W {
191        self.bit(true)
192    }
193    #[doc = r"Clears the field bit"]
194    #[inline(always)]
195    pub fn clear_bit(self) -> &'a mut W {
196        self.bit(false)
197    }
198    #[doc = r"Writes raw bits to the field"]
199    #[inline(always)]
200    pub fn bit(self, value: bool) -> &'a mut W {
201        self.w.bits = (self.w.bits & !(0x01 << 9)) | (((value as u32) & 0x01) << 9);
202        self.w
203    }
204}
205#[doc = "Reader of field `TIM2SMEN`"]
206pub type TIM2SMEN_R = crate::R<bool, bool>;
207#[doc = "Write proxy for field `TIM2SMEN`"]
208pub struct TIM2SMEN_W<'a> {
209    w: &'a mut W,
210}
211impl<'a> TIM2SMEN_W<'a> {
212    #[doc = r"Sets the field bit"]
213    #[inline(always)]
214    pub fn set_bit(self) -> &'a mut W {
215        self.bit(true)
216    }
217    #[doc = r"Clears the field bit"]
218    #[inline(always)]
219    pub fn clear_bit(self) -> &'a mut W {
220        self.bit(false)
221    }
222    #[doc = r"Writes raw bits to the field"]
223    #[inline(always)]
224    pub fn bit(self, value: bool) -> &'a mut W {
225        self.w.bits = (self.w.bits & !0x01) | ((value as u32) & 0x01);
226        self.w
227    }
228}
229impl R {
230    #[doc = "Bit 31 - Low power timer 1 clocks enable during CPU2 Sleep mode"]
231    #[inline(always)]
232    pub fn lptim1smen(&self) -> LPTIM1SMEN_R {
233        LPTIM1SMEN_R::new(((self.bits >> 31) & 0x01) != 0)
234    }
235    #[doc = "Bit 26 - USB FS clocks enable during CPU2 Sleep mode"]
236    #[inline(always)]
237    pub fn usbsmen(&self) -> USBSMEN_R {
238        USBSMEN_R::new(((self.bits >> 26) & 0x01) != 0)
239    }
240    #[doc = "Bit 24 - CRS clocks enable during CPU2 Sleep mode"]
241    #[inline(always)]
242    pub fn crsmen(&self) -> CRSMEN_R {
243        CRSMEN_R::new(((self.bits >> 24) & 0x01) != 0)
244    }
245    #[doc = "Bit 23 - I2C3 clocks enable during CPU2 Sleep mode"]
246    #[inline(always)]
247    pub fn i2c3smen(&self) -> I2C3SMEN_R {
248        I2C3SMEN_R::new(((self.bits >> 23) & 0x01) != 0)
249    }
250    #[doc = "Bit 21 - I2C1 clocks enable during CPU2 Sleep mode"]
251    #[inline(always)]
252    pub fn i2c1smen(&self) -> I2C1SMEN_R {
253        I2C1SMEN_R::new(((self.bits >> 21) & 0x01) != 0)
254    }
255    #[doc = "Bit 14 - SPI2 clocks enable during CPU2 Sleep mode"]
256    #[inline(always)]
257    pub fn spi2smen(&self) -> SPI2SMEN_R {
258        SPI2SMEN_R::new(((self.bits >> 14) & 0x01) != 0)
259    }
260    #[doc = "Bit 10 - RTC APB clocks enable during CPU2 Sleep mode"]
261    #[inline(always)]
262    pub fn rtcapbsmen(&self) -> RTCAPBSMEN_R {
263        RTCAPBSMEN_R::new(((self.bits >> 10) & 0x01) != 0)
264    }
265    #[doc = "Bit 9 - LCD clocks enable during CPU2 Sleep mode"]
266    #[inline(always)]
267    pub fn lcdsmen(&self) -> LCDSMEN_R {
268        LCDSMEN_R::new(((self.bits >> 9) & 0x01) != 0)
269    }
270    #[doc = "Bit 0 - TIM2 timer clocks enable during CPU2 Sleep mode"]
271    #[inline(always)]
272    pub fn tim2smen(&self) -> TIM2SMEN_R {
273        TIM2SMEN_R::new((self.bits & 0x01) != 0)
274    }
275}
276impl W {
277    #[doc = "Bit 31 - Low power timer 1 clocks enable during CPU2 Sleep mode"]
278    #[inline(always)]
279    pub fn lptim1smen(&mut self) -> LPTIM1SMEN_W {
280        LPTIM1SMEN_W { w: self }
281    }
282    #[doc = "Bit 26 - USB FS clocks enable during CPU2 Sleep mode"]
283    #[inline(always)]
284    pub fn usbsmen(&mut self) -> USBSMEN_W {
285        USBSMEN_W { w: self }
286    }
287    #[doc = "Bit 24 - CRS clocks enable during CPU2 Sleep mode"]
288    #[inline(always)]
289    pub fn crsmen(&mut self) -> CRSMEN_W {
290        CRSMEN_W { w: self }
291    }
292    #[doc = "Bit 23 - I2C3 clocks enable during CPU2 Sleep mode"]
293    #[inline(always)]
294    pub fn i2c3smen(&mut self) -> I2C3SMEN_W {
295        I2C3SMEN_W { w: self }
296    }
297    #[doc = "Bit 21 - I2C1 clocks enable during CPU2 Sleep mode"]
298    #[inline(always)]
299    pub fn i2c1smen(&mut self) -> I2C1SMEN_W {
300        I2C1SMEN_W { w: self }
301    }
302    #[doc = "Bit 14 - SPI2 clocks enable during CPU2 Sleep mode"]
303    #[inline(always)]
304    pub fn spi2smen(&mut self) -> SPI2SMEN_W {
305        SPI2SMEN_W { w: self }
306    }
307    #[doc = "Bit 10 - RTC APB clocks enable during CPU2 Sleep mode"]
308    #[inline(always)]
309    pub fn rtcapbsmen(&mut self) -> RTCAPBSMEN_W {
310        RTCAPBSMEN_W { w: self }
311    }
312    #[doc = "Bit 9 - LCD clocks enable during CPU2 Sleep mode"]
313    #[inline(always)]
314    pub fn lcdsmen(&mut self) -> LCDSMEN_W {
315        LCDSMEN_W { w: self }
316    }
317    #[doc = "Bit 0 - TIM2 timer clocks enable during CPU2 Sleep mode"]
318    #[inline(always)]
319    pub fn tim2smen(&mut self) -> TIM2SMEN_W {
320        TIM2SMEN_W { w: self }
321    }
322}