stm32wb_pac/ipcc/
c1cr.rs

1#[doc = "Reader of register C1CR"]
2pub type R = crate::R<u32, super::C1CR>;
3#[doc = "Writer for register C1CR"]
4pub type W = crate::W<u32, super::C1CR>;
5#[doc = "Register C1CR `reset()`'s with value 0"]
6impl crate::ResetValue for super::C1CR {
7    type Type = u32;
8    #[inline(always)]
9    fn reset_value() -> Self::Type {
10        0
11    }
12}
13#[doc = "Reader of field `TXFIE`"]
14pub type TXFIE_R = crate::R<bool, bool>;
15#[doc = "Write proxy for field `TXFIE`"]
16pub struct TXFIE_W<'a> {
17    w: &'a mut W,
18}
19impl<'a> TXFIE_W<'a> {
20    #[doc = r"Sets the field bit"]
21    #[inline(always)]
22    pub fn set_bit(self) -> &'a mut W {
23        self.bit(true)
24    }
25    #[doc = r"Clears the field bit"]
26    #[inline(always)]
27    pub fn clear_bit(self) -> &'a mut W {
28        self.bit(false)
29    }
30    #[doc = r"Writes raw bits to the field"]
31    #[inline(always)]
32    pub fn bit(self, value: bool) -> &'a mut W {
33        self.w.bits = (self.w.bits & !(0x01 << 16)) | (((value as u32) & 0x01) << 16);
34        self.w
35    }
36}
37#[doc = "Reader of field `RXOIE`"]
38pub type RXOIE_R = crate::R<bool, bool>;
39#[doc = "Write proxy for field `RXOIE`"]
40pub struct RXOIE_W<'a> {
41    w: &'a mut W,
42}
43impl<'a> RXOIE_W<'a> {
44    #[doc = r"Sets the field bit"]
45    #[inline(always)]
46    pub fn set_bit(self) -> &'a mut W {
47        self.bit(true)
48    }
49    #[doc = r"Clears the field bit"]
50    #[inline(always)]
51    pub fn clear_bit(self) -> &'a mut W {
52        self.bit(false)
53    }
54    #[doc = r"Writes raw bits to the field"]
55    #[inline(always)]
56    pub fn bit(self, value: bool) -> &'a mut W {
57        self.w.bits = (self.w.bits & !0x01) | ((value as u32) & 0x01);
58        self.w
59    }
60}
61impl R {
62    #[doc = "Bit 16 - processor 1 Transmit channel free interrupt enable"]
63    #[inline(always)]
64    pub fn txfie(&self) -> TXFIE_R {
65        TXFIE_R::new(((self.bits >> 16) & 0x01) != 0)
66    }
67    #[doc = "Bit 0 - processor 1 Receive channel occupied interrupt enable"]
68    #[inline(always)]
69    pub fn rxoie(&self) -> RXOIE_R {
70        RXOIE_R::new((self.bits & 0x01) != 0)
71    }
72}
73impl W {
74    #[doc = "Bit 16 - processor 1 Transmit channel free interrupt enable"]
75    #[inline(always)]
76    pub fn txfie(&mut self) -> TXFIE_W {
77        TXFIE_W { w: self }
78    }
79    #[doc = "Bit 0 - processor 1 Receive channel occupied interrupt enable"]
80    #[inline(always)]
81    pub fn rxoie(&mut self) -> RXOIE_W {
82        RXOIE_W { w: self }
83    }
84}