stm32wb_pac/gpioh/
ospeedr.rs1#[doc = "Reader of register OSPEEDR"]
2pub type R = crate::R<u32, super::OSPEEDR>;
3#[doc = "Writer for register OSPEEDR"]
4pub type W = crate::W<u32, super::OSPEEDR>;
5#[doc = "Register OSPEEDR `reset()`'s with value 0"]
6impl crate::ResetValue for super::OSPEEDR {
7 type Type = u32;
8 #[inline(always)]
9 fn reset_value() -> Self::Type {
10 0
11 }
12}
13#[doc = "Reader of field `OSPEEDR3`"]
14pub type OSPEEDR3_R = crate::R<u8, u8>;
15#[doc = "Write proxy for field `OSPEEDR3`"]
16pub struct OSPEEDR3_W<'a> {
17 w: &'a mut W,
18}
19impl<'a> OSPEEDR3_W<'a> {
20 #[doc = r"Writes raw bits to the field"]
21 #[inline(always)]
22 pub unsafe fn bits(self, value: u8) -> &'a mut W {
23 self.w.bits = (self.w.bits & !(0x03 << 6)) | (((value as u32) & 0x03) << 6);
24 self.w
25 }
26}
27#[doc = "Reader of field `OSPEEDR1`"]
28pub type OSPEEDR1_R = crate::R<u8, u8>;
29#[doc = "Write proxy for field `OSPEEDR1`"]
30pub struct OSPEEDR1_W<'a> {
31 w: &'a mut W,
32}
33impl<'a> OSPEEDR1_W<'a> {
34 #[doc = r"Writes raw bits to the field"]
35 #[inline(always)]
36 pub unsafe fn bits(self, value: u8) -> &'a mut W {
37 self.w.bits = (self.w.bits & !(0x03 << 2)) | (((value as u32) & 0x03) << 2);
38 self.w
39 }
40}
41#[doc = "Reader of field `OSPEEDR0`"]
42pub type OSPEEDR0_R = crate::R<u8, u8>;
43#[doc = "Write proxy for field `OSPEEDR0`"]
44pub struct OSPEEDR0_W<'a> {
45 w: &'a mut W,
46}
47impl<'a> OSPEEDR0_W<'a> {
48 #[doc = r"Writes raw bits to the field"]
49 #[inline(always)]
50 pub unsafe fn bits(self, value: u8) -> &'a mut W {
51 self.w.bits = (self.w.bits & !0x03) | ((value as u32) & 0x03);
52 self.w
53 }
54}
55impl R {
56 #[doc = "Bits 6:7 - Port x configuration bits (y = 0..15)"]
57 #[inline(always)]
58 pub fn ospeedr3(&self) -> OSPEEDR3_R {
59 OSPEEDR3_R::new(((self.bits >> 6) & 0x03) as u8)
60 }
61 #[doc = "Bits 2:3 - Port x configuration bits (y = 0..15)"]
62 #[inline(always)]
63 pub fn ospeedr1(&self) -> OSPEEDR1_R {
64 OSPEEDR1_R::new(((self.bits >> 2) & 0x03) as u8)
65 }
66 #[doc = "Bits 0:1 - Port x configuration bits (y = 0..15)"]
67 #[inline(always)]
68 pub fn ospeedr0(&self) -> OSPEEDR0_R {
69 OSPEEDR0_R::new((self.bits & 0x03) as u8)
70 }
71}
72impl W {
73 #[doc = "Bits 6:7 - Port x configuration bits (y = 0..15)"]
74 #[inline(always)]
75 pub fn ospeedr3(&mut self) -> OSPEEDR3_W {
76 OSPEEDR3_W { w: self }
77 }
78 #[doc = "Bits 2:3 - Port x configuration bits (y = 0..15)"]
79 #[inline(always)]
80 pub fn ospeedr1(&mut self) -> OSPEEDR1_W {
81 OSPEEDR1_W { w: self }
82 }
83 #[doc = "Bits 0:1 - Port x configuration bits (y = 0..15)"]
84 #[inline(always)]
85 pub fn ospeedr0(&mut self) -> OSPEEDR0_W {
86 OSPEEDR0_W { w: self }
87 }
88}