#[doc = "Register `FMC_BCR4` reader"]
pub struct R(crate::R<FMC_BCR4_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<FMC_BCR4_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<FMC_BCR4_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<FMC_BCR4_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `FMC_BCR4` writer"]
pub struct W(crate::W<FMC_BCR4_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<FMC_BCR4_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<FMC_BCR4_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<FMC_BCR4_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `MBKEN` reader - MBKEN"]
pub type MBKEN_R = crate::BitReader<bool>;
#[doc = "Field `MBKEN` writer - MBKEN"]
pub type MBKEN_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
#[doc = "Field `MUXEN` reader - MUXEN"]
pub type MUXEN_R = crate::BitReader<bool>;
#[doc = "Field `MUXEN` writer - MUXEN"]
pub type MUXEN_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
#[doc = "Field `MTYP` reader - MTYP"]
pub type MTYP_R = crate::FieldReader<u8, u8>;
#[doc = "Field `MTYP` writer - MTYP"]
pub type MTYP_W<'a, const O: u8> = crate::FieldWriter<'a, u32, FMC_BCR4_SPEC, u8, u8, 2, O>;
#[doc = "Field `MWID` reader - MWID"]
pub type MWID_R = crate::FieldReader<u8, u8>;
#[doc = "Field `MWID` writer - MWID"]
pub type MWID_W<'a, const O: u8> = crate::FieldWriter<'a, u32, FMC_BCR4_SPEC, u8, u8, 2, O>;
#[doc = "Field `FACCEN` reader - FACCEN"]
pub type FACCEN_R = crate::BitReader<bool>;
#[doc = "Field `FACCEN` writer - FACCEN"]
pub type FACCEN_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
#[doc = "Field `BURSTEN` reader - BURSTEN"]
pub type BURSTEN_R = crate::BitReader<bool>;
#[doc = "Field `BURSTEN` writer - BURSTEN"]
pub type BURSTEN_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
#[doc = "Field `WAITPOL` reader - WAITPOL"]
pub type WAITPOL_R = crate::BitReader<bool>;
#[doc = "Field `WAITPOL` writer - WAITPOL"]
pub type WAITPOL_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
#[doc = "Field `WAITCFG` reader - WAITCFG"]
pub type WAITCFG_R = crate::BitReader<bool>;
#[doc = "Field `WAITCFG` writer - WAITCFG"]
pub type WAITCFG_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
#[doc = "Field `WREN` reader - WREN"]
pub type WREN_R = crate::BitReader<bool>;
#[doc = "Field `WREN` writer - WREN"]
pub type WREN_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
#[doc = "Field `WAITEN` reader - WAITEN"]
pub type WAITEN_R = crate::BitReader<bool>;
#[doc = "Field `WAITEN` writer - WAITEN"]
pub type WAITEN_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
#[doc = "Field `EXTMOD` reader - EXTMOD"]
pub type EXTMOD_R = crate::BitReader<bool>;
#[doc = "Field `EXTMOD` writer - EXTMOD"]
pub type EXTMOD_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
#[doc = "Field `ASYNCWAIT` reader - ASYNCWAIT"]
pub type ASYNCWAIT_R = crate::BitReader<bool>;
#[doc = "Field `ASYNCWAIT` writer - ASYNCWAIT"]
pub type ASYNCWAIT_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
#[doc = "Field `CPSIZE` reader - CPSIZE"]
pub type CPSIZE_R = crate::FieldReader<u8, u8>;
#[doc = "Field `CPSIZE` writer - CPSIZE"]
pub type CPSIZE_W<'a, const O: u8> = crate::FieldWriter<'a, u32, FMC_BCR4_SPEC, u8, u8, 3, O>;
#[doc = "Field `CBURSTRW` reader - CBURSTRW"]
pub type CBURSTRW_R = crate::BitReader<bool>;
#[doc = "Field `CBURSTRW` writer - CBURSTRW"]
pub type CBURSTRW_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
#[doc = "Field `CCLKEN` reader - CCLKEN"]
pub type CCLKEN_R = crate::BitReader<bool>;
#[doc = "Field `CCLKEN` writer - CCLKEN"]
pub type CCLKEN_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
#[doc = "Field `NBLSET` reader - NBLSET"]
pub type NBLSET_R = crate::FieldReader<u8, u8>;
#[doc = "Field `NBLSET` writer - NBLSET"]
pub type NBLSET_W<'a, const O: u8> = crate::FieldWriter<'a, u32, FMC_BCR4_SPEC, u8, u8, 2, O>;
#[doc = "Field `FMCEN` reader - FMCEN"]
pub type FMCEN_R = crate::BitReader<bool>;
#[doc = "Field `FMCEN` writer - FMCEN"]
pub type FMCEN_W<'a, const O: u8> = crate::BitWriter<'a, u32, FMC_BCR4_SPEC, bool, O>;
impl R {
#[doc = "Bit 0 - MBKEN"]
#[inline(always)]
pub fn mbken(&self) -> MBKEN_R {
MBKEN_R::new((self.bits & 1) != 0)
}
#[doc = "Bit 1 - MUXEN"]
#[inline(always)]
pub fn muxen(&self) -> MUXEN_R {
MUXEN_R::new(((self.bits >> 1) & 1) != 0)
}
#[doc = "Bits 2:3 - MTYP"]
#[inline(always)]
pub fn mtyp(&self) -> MTYP_R {
MTYP_R::new(((self.bits >> 2) & 3) as u8)
}
#[doc = "Bits 4:5 - MWID"]
#[inline(always)]
pub fn mwid(&self) -> MWID_R {
MWID_R::new(((self.bits >> 4) & 3) as u8)
}
#[doc = "Bit 6 - FACCEN"]
#[inline(always)]
pub fn faccen(&self) -> FACCEN_R {
FACCEN_R::new(((self.bits >> 6) & 1) != 0)
}
#[doc = "Bit 8 - BURSTEN"]
#[inline(always)]
pub fn bursten(&self) -> BURSTEN_R {
BURSTEN_R::new(((self.bits >> 8) & 1) != 0)
}
#[doc = "Bit 9 - WAITPOL"]
#[inline(always)]
pub fn waitpol(&self) -> WAITPOL_R {
WAITPOL_R::new(((self.bits >> 9) & 1) != 0)
}
#[doc = "Bit 11 - WAITCFG"]
#[inline(always)]
pub fn waitcfg(&self) -> WAITCFG_R {
WAITCFG_R::new(((self.bits >> 11) & 1) != 0)
}
#[doc = "Bit 12 - WREN"]
#[inline(always)]
pub fn wren(&self) -> WREN_R {
WREN_R::new(((self.bits >> 12) & 1) != 0)
}
#[doc = "Bit 13 - WAITEN"]
#[inline(always)]
pub fn waiten(&self) -> WAITEN_R {
WAITEN_R::new(((self.bits >> 13) & 1) != 0)
}
#[doc = "Bit 14 - EXTMOD"]
#[inline(always)]
pub fn extmod(&self) -> EXTMOD_R {
EXTMOD_R::new(((self.bits >> 14) & 1) != 0)
}
#[doc = "Bit 15 - ASYNCWAIT"]
#[inline(always)]
pub fn asyncwait(&self) -> ASYNCWAIT_R {
ASYNCWAIT_R::new(((self.bits >> 15) & 1) != 0)
}
#[doc = "Bits 16:18 - CPSIZE"]
#[inline(always)]
pub fn cpsize(&self) -> CPSIZE_R {
CPSIZE_R::new(((self.bits >> 16) & 7) as u8)
}
#[doc = "Bit 19 - CBURSTRW"]
#[inline(always)]
pub fn cburstrw(&self) -> CBURSTRW_R {
CBURSTRW_R::new(((self.bits >> 19) & 1) != 0)
}
#[doc = "Bit 20 - CCLKEN"]
#[inline(always)]
pub fn cclken(&self) -> CCLKEN_R {
CCLKEN_R::new(((self.bits >> 20) & 1) != 0)
}
#[doc = "Bits 22:23 - NBLSET"]
#[inline(always)]
pub fn nblset(&self) -> NBLSET_R {
NBLSET_R::new(((self.bits >> 22) & 3) as u8)
}
#[doc = "Bit 31 - FMCEN"]
#[inline(always)]
pub fn fmcen(&self) -> FMCEN_R {
FMCEN_R::new(((self.bits >> 31) & 1) != 0)
}
}
impl W {
#[doc = "Bit 0 - MBKEN"]
#[inline(always)]
pub fn mbken(&mut self) -> MBKEN_W<0> {
MBKEN_W::new(self)
}
#[doc = "Bit 1 - MUXEN"]
#[inline(always)]
pub fn muxen(&mut self) -> MUXEN_W<1> {
MUXEN_W::new(self)
}
#[doc = "Bits 2:3 - MTYP"]
#[inline(always)]
pub fn mtyp(&mut self) -> MTYP_W<2> {
MTYP_W::new(self)
}
#[doc = "Bits 4:5 - MWID"]
#[inline(always)]
pub fn mwid(&mut self) -> MWID_W<4> {
MWID_W::new(self)
}
#[doc = "Bit 6 - FACCEN"]
#[inline(always)]
pub fn faccen(&mut self) -> FACCEN_W<6> {
FACCEN_W::new(self)
}
#[doc = "Bit 8 - BURSTEN"]
#[inline(always)]
pub fn bursten(&mut self) -> BURSTEN_W<8> {
BURSTEN_W::new(self)
}
#[doc = "Bit 9 - WAITPOL"]
#[inline(always)]
pub fn waitpol(&mut self) -> WAITPOL_W<9> {
WAITPOL_W::new(self)
}
#[doc = "Bit 11 - WAITCFG"]
#[inline(always)]
pub fn waitcfg(&mut self) -> WAITCFG_W<11> {
WAITCFG_W::new(self)
}
#[doc = "Bit 12 - WREN"]
#[inline(always)]
pub fn wren(&mut self) -> WREN_W<12> {
WREN_W::new(self)
}
#[doc = "Bit 13 - WAITEN"]
#[inline(always)]
pub fn waiten(&mut self) -> WAITEN_W<13> {
WAITEN_W::new(self)
}
#[doc = "Bit 14 - EXTMOD"]
#[inline(always)]
pub fn extmod(&mut self) -> EXTMOD_W<14> {
EXTMOD_W::new(self)
}
#[doc = "Bit 15 - ASYNCWAIT"]
#[inline(always)]
pub fn asyncwait(&mut self) -> ASYNCWAIT_W<15> {
ASYNCWAIT_W::new(self)
}
#[doc = "Bits 16:18 - CPSIZE"]
#[inline(always)]
pub fn cpsize(&mut self) -> CPSIZE_W<16> {
CPSIZE_W::new(self)
}
#[doc = "Bit 19 - CBURSTRW"]
#[inline(always)]
pub fn cburstrw(&mut self) -> CBURSTRW_W<19> {
CBURSTRW_W::new(self)
}
#[doc = "Bit 20 - CCLKEN"]
#[inline(always)]
pub fn cclken(&mut self) -> CCLKEN_W<20> {
CCLKEN_W::new(self)
}
#[doc = "Bits 22:23 - NBLSET"]
#[inline(always)]
pub fn nblset(&mut self) -> NBLSET_W<22> {
NBLSET_W::new(self)
}
#[doc = "Bit 31 - FMCEN"]
#[inline(always)]
pub fn fmcen(&mut self) -> FMCEN_W<31> {
FMCEN_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "This register contains the control information of each memory bank, used for SRAMs, PSRAM, FRAM and NOR Flash memories.\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [fmc_bcr4](index.html) module"]
pub struct FMC_BCR4_SPEC;
impl crate::RegisterSpec for FMC_BCR4_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [fmc_bcr4::R](R) reader structure"]
impl crate::Readable for FMC_BCR4_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [fmc_bcr4::W](W) writer structure"]
impl crate::Writable for FMC_BCR4_SPEC {
type Writer = W;
}
#[doc = "`reset()` method sets FMC_BCR4 to value 0x30db"]
impl crate::Resettable for FMC_BCR4_SPEC {
#[inline(always)]
fn reset_value() -> Self::Ux {
0x30db
}
}