stm32l4 0.16.0

Device support crates for STM32L4 devices
Documentation
///Register `WRP1BR` reader
pub type R = crate::R<WRP1BRrs>;
///Register `WRP1BR` writer
pub type W = crate::W<WRP1BRrs>;
///Field `WRP1B_STRT` reader - Bank 1 WRP second area B start offset
pub type WRP1B_STRT_R = crate::FieldReader;
///Field `WRP1B_STRT` writer - Bank 1 WRP second area B start offset
pub type WRP1B_STRT_W<'a, REG> = crate::FieldWriter<'a, REG, 8>;
///Field `WRP1B_END` reader - Bank 1 WRP second area B end offset
pub type WRP1B_END_R = crate::FieldReader;
///Field `WRP1B_END` writer - Bank 1 WRP second area B end offset
pub type WRP1B_END_W<'a, REG> = crate::FieldWriter<'a, REG, 8>;
impl R {
    ///Bits 0:7 - Bank 1 WRP second area B start offset
    #[inline(always)]
    pub fn wrp1b_strt(&self) -> WRP1B_STRT_R {
        WRP1B_STRT_R::new((self.bits & 0xff) as u8)
    }
    ///Bits 16:23 - Bank 1 WRP second area B end offset
    #[inline(always)]
    pub fn wrp1b_end(&self) -> WRP1B_END_R {
        WRP1B_END_R::new(((self.bits >> 16) & 0xff) as u8)
    }
}
impl core::fmt::Debug for R {
    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
        f.debug_struct("WRP1BR")
            .field("wrp1b_end", &self.wrp1b_end())
            .field("wrp1b_strt", &self.wrp1b_strt())
            .finish()
    }
}
impl W {
    ///Bits 0:7 - Bank 1 WRP second area B start offset
    #[inline(always)]
    pub fn wrp1b_strt(&mut self) -> WRP1B_STRT_W<WRP1BRrs> {
        WRP1B_STRT_W::new(self, 0)
    }
    ///Bits 16:23 - Bank 1 WRP second area B end offset
    #[inline(always)]
    pub fn wrp1b_end(&mut self) -> WRP1B_END_W<WRP1BRrs> {
        WRP1B_END_W::new(self, 16)
    }
}
/**Flash Bank 1 WRP area B address register

You can [`read`](crate::Reg::read) this register and get [`wrp1br::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`wrp1br::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).

See register [structure](https://stm32-rs.github.io/stm32-rs/STM32L4x1.html#FLASH:WRP1BR)*/
pub struct WRP1BRrs;
impl crate::RegisterSpec for WRP1BRrs {
    type Ux = u32;
}
///`read()` method returns [`wrp1br::R`](R) reader structure
impl crate::Readable for WRP1BRrs {}
///`write(|w| ..)` method takes [`wrp1br::W`](W) writer structure
impl crate::Writable for WRP1BRrs {
    type Safety = crate::Unsafe;
}
///`reset()` method sets WRP1BR to value 0xff00_ff00
impl crate::Resettable for WRP1BRrs {
    const RESET_VALUE: u32 = 0xff00_ff00;
}