#[doc = "Register `FS_DIEPCTL0` reader"]
pub struct R(crate::R<FS_DIEPCTL0_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<FS_DIEPCTL0_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<FS_DIEPCTL0_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<FS_DIEPCTL0_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `FS_DIEPCTL0` writer"]
pub struct W(crate::W<FS_DIEPCTL0_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<FS_DIEPCTL0_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<FS_DIEPCTL0_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<FS_DIEPCTL0_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `MPSIZ` reader - Maximum packet size"]
pub type MPSIZ_R = crate::FieldReader<u8, u8>;
#[doc = "Field `MPSIZ` writer - Maximum packet size"]
pub type MPSIZ_W<'a, const O: u8> = crate::FieldWriter<'a, u32, FS_DIEPCTL0_SPEC, u8, u8, 2, O>;
#[doc = "Field `USBAEP` reader - USB active endpoint"]
pub type USBAEP_R = crate::BitReader<bool>;
#[doc = "Field `NAKSTS` reader - NAK status"]
pub type NAKSTS_R = crate::BitReader<bool>;
#[doc = "Field `EPTYP` reader - Endpoint type"]
pub type EPTYP_R = crate::FieldReader<u8, u8>;
#[doc = "Field `STALL` reader - STALL handshake"]
pub type STALL_R = crate::BitReader<bool>;
#[doc = "Field `STALL` writer - STALL handshake"]
pub type STALL_W<'a, const O: u8> = crate::BitWriter<'a, u32, FS_DIEPCTL0_SPEC, bool, O>;
#[doc = "Field `TXFNUM` reader - TxFIFO number"]
pub type TXFNUM_R = crate::FieldReader<u8, u8>;
#[doc = "Field `TXFNUM` writer - TxFIFO number"]
pub type TXFNUM_W<'a, const O: u8> = crate::FieldWriter<'a, u32, FS_DIEPCTL0_SPEC, u8, u8, 4, O>;
#[doc = "Field `CNAK` writer - Clear NAK"]
pub type CNAK_W<'a, const O: u8> = crate::BitWriter<'a, u32, FS_DIEPCTL0_SPEC, bool, O>;
#[doc = "Field `SNAK` writer - Set NAK"]
pub type SNAK_W<'a, const O: u8> = crate::BitWriter<'a, u32, FS_DIEPCTL0_SPEC, bool, O>;
#[doc = "Field `EPDIS` reader - Endpoint disable"]
pub type EPDIS_R = crate::BitReader<bool>;
#[doc = "Field `EPENA` reader - Endpoint enable"]
pub type EPENA_R = crate::BitReader<bool>;
impl R {
#[doc = "Bits 0:1 - Maximum packet size"]
#[inline(always)]
pub fn mpsiz(&self) -> MPSIZ_R {
MPSIZ_R::new((self.bits & 3) as u8)
}
#[doc = "Bit 15 - USB active endpoint"]
#[inline(always)]
pub fn usbaep(&self) -> USBAEP_R {
USBAEP_R::new(((self.bits >> 15) & 1) != 0)
}
#[doc = "Bit 17 - NAK status"]
#[inline(always)]
pub fn naksts(&self) -> NAKSTS_R {
NAKSTS_R::new(((self.bits >> 17) & 1) != 0)
}
#[doc = "Bits 18:19 - Endpoint type"]
#[inline(always)]
pub fn eptyp(&self) -> EPTYP_R {
EPTYP_R::new(((self.bits >> 18) & 3) as u8)
}
#[doc = "Bit 21 - STALL handshake"]
#[inline(always)]
pub fn stall(&self) -> STALL_R {
STALL_R::new(((self.bits >> 21) & 1) != 0)
}
#[doc = "Bits 22:25 - TxFIFO number"]
#[inline(always)]
pub fn txfnum(&self) -> TXFNUM_R {
TXFNUM_R::new(((self.bits >> 22) & 0x0f) as u8)
}
#[doc = "Bit 30 - Endpoint disable"]
#[inline(always)]
pub fn epdis(&self) -> EPDIS_R {
EPDIS_R::new(((self.bits >> 30) & 1) != 0)
}
#[doc = "Bit 31 - Endpoint enable"]
#[inline(always)]
pub fn epena(&self) -> EPENA_R {
EPENA_R::new(((self.bits >> 31) & 1) != 0)
}
}
impl W {
#[doc = "Bits 0:1 - Maximum packet size"]
#[inline(always)]
pub fn mpsiz(&mut self) -> MPSIZ_W<0> {
MPSIZ_W::new(self)
}
#[doc = "Bit 21 - STALL handshake"]
#[inline(always)]
pub fn stall(&mut self) -> STALL_W<21> {
STALL_W::new(self)
}
#[doc = "Bits 22:25 - TxFIFO number"]
#[inline(always)]
pub fn txfnum(&mut self) -> TXFNUM_W<22> {
TXFNUM_W::new(self)
}
#[doc = "Bit 26 - Clear NAK"]
#[inline(always)]
pub fn cnak(&mut self) -> CNAK_W<26> {
CNAK_W::new(self)
}
#[doc = "Bit 27 - Set NAK"]
#[inline(always)]
pub fn snak(&mut self) -> SNAK_W<27> {
SNAK_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "OTG_FS device control IN endpoint 0 control register (OTG_FS_DIEPCTL0)\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [fs_diepctl0](index.html) module"]
pub struct FS_DIEPCTL0_SPEC;
impl crate::RegisterSpec for FS_DIEPCTL0_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [fs_diepctl0::R](R) reader structure"]
impl crate::Readable for FS_DIEPCTL0_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [fs_diepctl0::W](W) writer structure"]
impl crate::Writable for FS_DIEPCTL0_SPEC {
type Writer = W;
}
#[doc = "`reset()` method sets FS_DIEPCTL0 to value 0"]
impl crate::Resettable for FS_DIEPCTL0_SPEC {
#[inline(always)]
fn reset_value() -> Self::Ux {
0
}
}