#[doc = "Writer for register EGR"]
pub type W = crate::W<u32, super::EGR>;
#[doc = "Register EGR `reset()`'s with value 0"]
impl crate::ResetValue for super::EGR {
type Type = u32;
#[inline(always)]
fn reset_value() -> Self::Type {
0
}
}
#[doc = "Trigger generation\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
pub enum TG_AW {
#[doc = "1: The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if enabled."]
TRIGGER = 1,
}
impl From<TG_AW> for bool {
#[inline(always)]
fn from(variant: TG_AW) -> Self {
variant as u8 != 0
}
}
#[doc = "Write proxy for field `TG`"]
pub struct TG_W<'a> {
w: &'a mut W,
}
impl<'a> TG_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: TG_AW) -> &'a mut W {
{
self.bit(variant.into())
}
}
#[doc = "The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if enabled."]
#[inline(always)]
pub fn trigger(self) -> &'a mut W {
self.variant(TG_AW::TRIGGER)
}
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x01 << 6)) | (((value as u32) & 0x01) << 6);
self.w
}
}
#[doc = "Capture/compare 2 generation\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
pub enum CC2G_AW {
#[doc = "1: If CCx is an output: CCxIF flag is set, Corresponding interrupt or DMA request is sent if enabled. If CCx is an input: The current value of the counter is captured in TIMx_CCR1 register."]
TRIGGER = 1,
}
impl From<CC2G_AW> for bool {
#[inline(always)]
fn from(variant: CC2G_AW) -> Self {
variant as u8 != 0
}
}
#[doc = "Write proxy for field `CC2G`"]
pub struct CC2G_W<'a> {
w: &'a mut W,
}
impl<'a> CC2G_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: CC2G_AW) -> &'a mut W {
{
self.bit(variant.into())
}
}
#[doc = "If CCx is an output: CCxIF flag is set, Corresponding interrupt or DMA request is sent if enabled. If CCx is an input: The current value of the counter is captured in TIMx_CCR1 register."]
#[inline(always)]
pub fn trigger(self) -> &'a mut W {
self.variant(CC2G_AW::TRIGGER)
}
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x01 << 2)) | (((value as u32) & 0x01) << 2);
self.w
}
}
#[doc = "Capture/compare 1 generation"]
pub type CC1G_AW = CC2G_AW;
#[doc = "Write proxy for field `CC1G`"]
pub struct CC1G_W<'a> {
w: &'a mut W,
}
impl<'a> CC1G_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: CC1G_AW) -> &'a mut W {
{
self.bit(variant.into())
}
}
#[doc = "If CCx is an output: CCxIF flag is set, Corresponding interrupt or DMA request is sent if enabled. If CCx is an input: The current value of the counter is captured in TIMx_CCR1 register."]
#[inline(always)]
pub fn trigger(self) -> &'a mut W {
self.variant(CC2G_AW::TRIGGER)
}
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x01 << 1)) | (((value as u32) & 0x01) << 1);
self.w
}
}
#[doc = "Update generation\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
pub enum UG_AW {
#[doc = "1: Re-initializes the timer counter and generates an update of the registers."]
UPDATE = 1,
}
impl From<UG_AW> for bool {
#[inline(always)]
fn from(variant: UG_AW) -> Self {
variant as u8 != 0
}
}
#[doc = "Write proxy for field `UG`"]
pub struct UG_W<'a> {
w: &'a mut W,
}
impl<'a> UG_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: UG_AW) -> &'a mut W {
{
self.bit(variant.into())
}
}
#[doc = "Re-initializes the timer counter and generates an update of the registers."]
#[inline(always)]
pub fn update(self) -> &'a mut W {
self.variant(UG_AW::UPDATE)
}
#[doc = r"Sets the field bit"]
#[inline(always)]
pub fn set_bit(self) -> &'a mut W {
self.bit(true)
}
#[doc = r"Clears the field bit"]
#[inline(always)]
pub fn clear_bit(self) -> &'a mut W {
self.bit(false)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bit(self, value: bool) -> &'a mut W {
self.w.bits = (self.w.bits & !0x01) | ((value as u32) & 0x01);
self.w
}
}
impl W {
#[doc = "Bit 6 - Trigger generation"]
#[inline(always)]
pub fn tg(&mut self) -> TG_W {
TG_W { w: self }
}
#[doc = "Bit 2 - Capture/compare 2 generation"]
#[inline(always)]
pub fn cc2g(&mut self) -> CC2G_W {
CC2G_W { w: self }
}
#[doc = "Bit 1 - Capture/compare 1 generation"]
#[inline(always)]
pub fn cc1g(&mut self) -> CC1G_W {
CC1G_W { w: self }
}
#[doc = "Bit 0 - Update generation"]
#[inline(always)]
pub fn ug(&mut self) -> UG_W {
UG_W { w: self }
}
}