1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
///Register block
/**CR (rw) register accessor: DMA2D control register
You can [`read`](crate::Reg::read) this register and get [`cr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`cr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:CR)
For information about available fields see [`mod@cr`] module*/
pub type CR = crateReg;
///DMA2D control register
/**ISR (r) register accessor: DMA2D Interrupt Status Register
You can [`read`](crate::Reg::read) this register and get [`isr::R`]. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:ISR)
For information about available fields see [`mod@isr`] module*/
pub type ISR = crateReg;
///DMA2D Interrupt Status Register
/**IFCR (rw) register accessor: DMA2D interrupt flag clear register
You can [`read`](crate::Reg::read) this register and get [`ifcr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`ifcr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:IFCR)
For information about available fields see [`mod@ifcr`] module*/
pub type IFCR = crateReg;
///DMA2D interrupt flag clear register
/**FGMAR (rw) register accessor: DMA2D foreground memory address register
You can [`read`](crate::Reg::read) this register and get [`fgmar::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`fgmar::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:FGMAR)
For information about available fields see [`mod@fgmar`] module*/
pub type FGMAR = crateReg;
///DMA2D foreground memory address register
/**FGOR (rw) register accessor: DMA2D foreground offset register
You can [`read`](crate::Reg::read) this register and get [`fgor::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`fgor::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:FGOR)
For information about available fields see [`mod@fgor`] module*/
pub type FGOR = crateReg;
///DMA2D foreground offset register
/**BGMAR (rw) register accessor: DMA2D background memory address register
You can [`read`](crate::Reg::read) this register and get [`bgmar::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`bgmar::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:BGMAR)
For information about available fields see [`mod@bgmar`] module*/
pub type BGMAR = crateReg;
///DMA2D background memory address register
/**BGOR (rw) register accessor: DMA2D background offset register
You can [`read`](crate::Reg::read) this register and get [`bgor::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`bgor::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:BGOR)
For information about available fields see [`mod@bgor`] module*/
pub type BGOR = crateReg;
///DMA2D background offset register
/**FGPFCCR (rw) register accessor: DMA2D foreground PFC control register
You can [`read`](crate::Reg::read) this register and get [`fgpfccr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`fgpfccr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:FGPFCCR)
For information about available fields see [`mod@fgpfccr`] module*/
pub type FGPFCCR = crateReg;
///DMA2D foreground PFC control register
/**FGCOLR (rw) register accessor: DMA2D foreground color register
You can [`read`](crate::Reg::read) this register and get [`fgcolr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`fgcolr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:FGCOLR)
For information about available fields see [`mod@fgcolr`] module*/
pub type FGCOLR = crateReg;
///DMA2D foreground color register
/**BGPFCCR (rw) register accessor: DMA2D background PFC control register
You can [`read`](crate::Reg::read) this register and get [`bgpfccr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`bgpfccr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:BGPFCCR)
For information about available fields see [`mod@bgpfccr`] module*/
pub type BGPFCCR = crateReg;
///DMA2D background PFC control register
/**BGCOLR (rw) register accessor: DMA2D background color register
You can [`read`](crate::Reg::read) this register and get [`bgcolr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`bgcolr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:BGCOLR)
For information about available fields see [`mod@bgcolr`] module*/
pub type BGCOLR = crateReg;
///DMA2D background color register
/**FGCMAR (rw) register accessor: DMA2D foreground CLUT memory address register
You can [`read`](crate::Reg::read) this register and get [`fgcmar::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`fgcmar::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:FGCMAR)
For information about available fields see [`mod@fgcmar`] module*/
pub type FGCMAR = crateReg;
///DMA2D foreground CLUT memory address register
/**BGCMAR (rw) register accessor: DMA2D background CLUT memory address register
You can [`read`](crate::Reg::read) this register and get [`bgcmar::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`bgcmar::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:BGCMAR)
For information about available fields see [`mod@bgcmar`] module*/
pub type BGCMAR = crateReg;
///DMA2D background CLUT memory address register
/**OPFCCR (rw) register accessor: DMA2D output PFC control register
You can [`read`](crate::Reg::read) this register and get [`opfccr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`opfccr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:OPFCCR)
For information about available fields see [`mod@opfccr`] module*/
pub type OPFCCR = crateReg;
///DMA2D output PFC control register
/**OCOLR (rw) register accessor: DMA2D output color register
You can [`read`](crate::Reg::read) this register and get [`ocolr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`ocolr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:OCOLR)
For information about available fields see [`mod@ocolr`] module*/
pub type OCOLR = crateReg;
///DMA2D output color register
/**OMAR (rw) register accessor: DMA2D output memory address register
You can [`read`](crate::Reg::read) this register and get [`omar::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`omar::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:OMAR)
For information about available fields see [`mod@omar`] module*/
pub type OMAR = crateReg;
///DMA2D output memory address register
/**OOR (rw) register accessor: DMA2D output offset register
You can [`read`](crate::Reg::read) this register and get [`oor::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`oor::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:OOR)
For information about available fields see [`mod@oor`] module*/
pub type OOR = crateReg;
///DMA2D output offset register
/**NLR (rw) register accessor: DMA2D number of line register
You can [`read`](crate::Reg::read) this register and get [`nlr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`nlr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:NLR)
For information about available fields see [`mod@nlr`] module*/
pub type NLR = crateReg;
///DMA2D number of line register
/**LWR (rw) register accessor: DMA2D line watermark register
You can [`read`](crate::Reg::read) this register and get [`lwr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`lwr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:LWR)
For information about available fields see [`mod@lwr`] module*/
pub type LWR = crateReg;
///DMA2D line watermark register
/**AMTCR (rw) register accessor: DMA2D AXI master timer configuration register
You can [`read`](crate::Reg::read) this register and get [`amtcr::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`amtcr::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F427.html#DMA2D:AMTCR)
For information about available fields see [`mod@amtcr`] module*/
pub type AMTCR = crateReg;
///DMA2D AXI master timer configuration register