#[doc = "Reader of register SMPR1"]
pub type R = crate::R<u32, super::SMPR1>;
#[doc = "Writer for register SMPR1"]
pub type W = crate::W<u32, super::SMPR1>;
#[doc = "Register SMPR1 `reset()`'s with value 0"]
impl crate::ResetValue for super::SMPR1 {
type Type = u32;
#[inline(always)]
fn reset_value() -> Self::Type {
0
}
}
#[doc = "SMP9\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq)]
pub enum SMP9_A {
#[doc = "0: 1.5 ADC clock cycles"]
CYCLES1_5,
#[doc = "1: 2.5 ADC clock cycles"]
CYCLES2_5,
#[doc = "2: 4.5 ADC clock cycles"]
CYCLES4_5,
#[doc = "3: 7.5 ADC clock cycles"]
CYCLES7_5,
#[doc = "4: 19.5 ADC clock cycles"]
CYCLES19_5,
#[doc = "5: 61.5 ADC clock cycles"]
CYCLES61_5,
#[doc = "6: 181.5 ADC clock cycles"]
CYCLES181_5,
#[doc = "7: 601.5 ADC clock cycles"]
CYCLES601_5,
}
impl From<SMP9_A> for u8 {
#[inline(always)]
fn from(variant: SMP9_A) -> Self {
match variant {
SMP9_A::CYCLES1_5 => 0,
SMP9_A::CYCLES2_5 => 1,
SMP9_A::CYCLES4_5 => 2,
SMP9_A::CYCLES7_5 => 3,
SMP9_A::CYCLES19_5 => 4,
SMP9_A::CYCLES61_5 => 5,
SMP9_A::CYCLES181_5 => 6,
SMP9_A::CYCLES601_5 => 7,
}
}
}
#[doc = "Reader of field `SMP9`"]
pub type SMP9_R = crate::R<u8, SMP9_A>;
impl SMP9_R {
#[doc = r"Get enumerated values variant"]
#[inline(always)]
pub fn variant(&self) -> SMP9_A {
match self.bits {
0 => SMP9_A::CYCLES1_5,
1 => SMP9_A::CYCLES2_5,
2 => SMP9_A::CYCLES4_5,
3 => SMP9_A::CYCLES7_5,
4 => SMP9_A::CYCLES19_5,
5 => SMP9_A::CYCLES61_5,
6 => SMP9_A::CYCLES181_5,
7 => SMP9_A::CYCLES601_5,
_ => unreachable!(),
}
}
#[doc = "Checks if the value of the field is `CYCLES1_5`"]
#[inline(always)]
pub fn is_cycles1_5(&self) -> bool {
*self == SMP9_A::CYCLES1_5
}
#[doc = "Checks if the value of the field is `CYCLES2_5`"]
#[inline(always)]
pub fn is_cycles2_5(&self) -> bool {
*self == SMP9_A::CYCLES2_5
}
#[doc = "Checks if the value of the field is `CYCLES4_5`"]
#[inline(always)]
pub fn is_cycles4_5(&self) -> bool {
*self == SMP9_A::CYCLES4_5
}
#[doc = "Checks if the value of the field is `CYCLES7_5`"]
#[inline(always)]
pub fn is_cycles7_5(&self) -> bool {
*self == SMP9_A::CYCLES7_5
}
#[doc = "Checks if the value of the field is `CYCLES19_5`"]
#[inline(always)]
pub fn is_cycles19_5(&self) -> bool {
*self == SMP9_A::CYCLES19_5
}
#[doc = "Checks if the value of the field is `CYCLES61_5`"]
#[inline(always)]
pub fn is_cycles61_5(&self) -> bool {
*self == SMP9_A::CYCLES61_5
}
#[doc = "Checks if the value of the field is `CYCLES181_5`"]
#[inline(always)]
pub fn is_cycles181_5(&self) -> bool {
*self == SMP9_A::CYCLES181_5
}
#[doc = "Checks if the value of the field is `CYCLES601_5`"]
#[inline(always)]
pub fn is_cycles601_5(&self) -> bool {
*self == SMP9_A::CYCLES601_5
}
}
#[doc = "Write proxy for field `SMP9`"]
pub struct SMP9_W<'a> {
w: &'a mut W,
}
impl<'a> SMP9_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: SMP9_A) -> &'a mut W {
{
self.bits(variant.into())
}
}
#[doc = "1.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles1_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES1_5)
}
#[doc = "2.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles2_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES2_5)
}
#[doc = "4.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles4_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES4_5)
}
#[doc = "7.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles7_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES7_5)
}
#[doc = "19.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles19_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES19_5)
}
#[doc = "61.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles61_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES61_5)
}
#[doc = "181.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles181_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES181_5)
}
#[doc = "601.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles601_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES601_5)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x07 << 27)) | (((value as u32) & 0x07) << 27);
self.w
}
}
#[doc = "SMP8"]
pub type SMP8_A = SMP9_A;
#[doc = "Reader of field `SMP8`"]
pub type SMP8_R = crate::R<u8, SMP9_A>;
#[doc = "Write proxy for field `SMP8`"]
pub struct SMP8_W<'a> {
w: &'a mut W,
}
impl<'a> SMP8_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: SMP8_A) -> &'a mut W {
{
self.bits(variant.into())
}
}
#[doc = "1.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles1_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES1_5)
}
#[doc = "2.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles2_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES2_5)
}
#[doc = "4.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles4_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES4_5)
}
#[doc = "7.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles7_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES7_5)
}
#[doc = "19.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles19_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES19_5)
}
#[doc = "61.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles61_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES61_5)
}
#[doc = "181.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles181_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES181_5)
}
#[doc = "601.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles601_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES601_5)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x07 << 24)) | (((value as u32) & 0x07) << 24);
self.w
}
}
#[doc = "SMP7"]
pub type SMP7_A = SMP9_A;
#[doc = "Reader of field `SMP7`"]
pub type SMP7_R = crate::R<u8, SMP9_A>;
#[doc = "Write proxy for field `SMP7`"]
pub struct SMP7_W<'a> {
w: &'a mut W,
}
impl<'a> SMP7_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: SMP7_A) -> &'a mut W {
{
self.bits(variant.into())
}
}
#[doc = "1.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles1_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES1_5)
}
#[doc = "2.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles2_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES2_5)
}
#[doc = "4.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles4_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES4_5)
}
#[doc = "7.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles7_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES7_5)
}
#[doc = "19.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles19_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES19_5)
}
#[doc = "61.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles61_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES61_5)
}
#[doc = "181.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles181_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES181_5)
}
#[doc = "601.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles601_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES601_5)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x07 << 21)) | (((value as u32) & 0x07) << 21);
self.w
}
}
#[doc = "SMP6"]
pub type SMP6_A = SMP9_A;
#[doc = "Reader of field `SMP6`"]
pub type SMP6_R = crate::R<u8, SMP9_A>;
#[doc = "Write proxy for field `SMP6`"]
pub struct SMP6_W<'a> {
w: &'a mut W,
}
impl<'a> SMP6_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: SMP6_A) -> &'a mut W {
{
self.bits(variant.into())
}
}
#[doc = "1.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles1_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES1_5)
}
#[doc = "2.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles2_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES2_5)
}
#[doc = "4.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles4_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES4_5)
}
#[doc = "7.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles7_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES7_5)
}
#[doc = "19.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles19_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES19_5)
}
#[doc = "61.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles61_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES61_5)
}
#[doc = "181.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles181_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES181_5)
}
#[doc = "601.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles601_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES601_5)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x07 << 18)) | (((value as u32) & 0x07) << 18);
self.w
}
}
#[doc = "SMP5"]
pub type SMP5_A = SMP9_A;
#[doc = "Reader of field `SMP5`"]
pub type SMP5_R = crate::R<u8, SMP9_A>;
#[doc = "Write proxy for field `SMP5`"]
pub struct SMP5_W<'a> {
w: &'a mut W,
}
impl<'a> SMP5_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: SMP5_A) -> &'a mut W {
{
self.bits(variant.into())
}
}
#[doc = "1.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles1_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES1_5)
}
#[doc = "2.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles2_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES2_5)
}
#[doc = "4.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles4_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES4_5)
}
#[doc = "7.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles7_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES7_5)
}
#[doc = "19.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles19_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES19_5)
}
#[doc = "61.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles61_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES61_5)
}
#[doc = "181.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles181_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES181_5)
}
#[doc = "601.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles601_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES601_5)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x07 << 15)) | (((value as u32) & 0x07) << 15);
self.w
}
}
#[doc = "SMP4"]
pub type SMP4_A = SMP9_A;
#[doc = "Reader of field `SMP4`"]
pub type SMP4_R = crate::R<u8, SMP9_A>;
#[doc = "Write proxy for field `SMP4`"]
pub struct SMP4_W<'a> {
w: &'a mut W,
}
impl<'a> SMP4_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: SMP4_A) -> &'a mut W {
{
self.bits(variant.into())
}
}
#[doc = "1.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles1_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES1_5)
}
#[doc = "2.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles2_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES2_5)
}
#[doc = "4.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles4_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES4_5)
}
#[doc = "7.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles7_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES7_5)
}
#[doc = "19.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles19_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES19_5)
}
#[doc = "61.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles61_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES61_5)
}
#[doc = "181.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles181_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES181_5)
}
#[doc = "601.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles601_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES601_5)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x07 << 12)) | (((value as u32) & 0x07) << 12);
self.w
}
}
#[doc = "SMP3"]
pub type SMP3_A = SMP9_A;
#[doc = "Reader of field `SMP3`"]
pub type SMP3_R = crate::R<u8, SMP9_A>;
#[doc = "Write proxy for field `SMP3`"]
pub struct SMP3_W<'a> {
w: &'a mut W,
}
impl<'a> SMP3_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: SMP3_A) -> &'a mut W {
{
self.bits(variant.into())
}
}
#[doc = "1.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles1_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES1_5)
}
#[doc = "2.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles2_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES2_5)
}
#[doc = "4.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles4_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES4_5)
}
#[doc = "7.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles7_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES7_5)
}
#[doc = "19.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles19_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES19_5)
}
#[doc = "61.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles61_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES61_5)
}
#[doc = "181.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles181_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES181_5)
}
#[doc = "601.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles601_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES601_5)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x07 << 9)) | (((value as u32) & 0x07) << 9);
self.w
}
}
#[doc = "SMP2"]
pub type SMP2_A = SMP9_A;
#[doc = "Reader of field `SMP2`"]
pub type SMP2_R = crate::R<u8, SMP9_A>;
#[doc = "Write proxy for field `SMP2`"]
pub struct SMP2_W<'a> {
w: &'a mut W,
}
impl<'a> SMP2_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: SMP2_A) -> &'a mut W {
{
self.bits(variant.into())
}
}
#[doc = "1.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles1_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES1_5)
}
#[doc = "2.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles2_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES2_5)
}
#[doc = "4.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles4_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES4_5)
}
#[doc = "7.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles7_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES7_5)
}
#[doc = "19.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles19_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES19_5)
}
#[doc = "61.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles61_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES61_5)
}
#[doc = "181.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles181_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES181_5)
}
#[doc = "601.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles601_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES601_5)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x07 << 6)) | (((value as u32) & 0x07) << 6);
self.w
}
}
#[doc = "SMP1"]
pub type SMP1_A = SMP9_A;
#[doc = "Reader of field `SMP1`"]
pub type SMP1_R = crate::R<u8, SMP9_A>;
#[doc = "Write proxy for field `SMP1`"]
pub struct SMP1_W<'a> {
w: &'a mut W,
}
impl<'a> SMP1_W<'a> {
#[doc = r"Writes `variant` to the field"]
#[inline(always)]
pub fn variant(self, variant: SMP1_A) -> &'a mut W {
{
self.bits(variant.into())
}
}
#[doc = "1.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles1_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES1_5)
}
#[doc = "2.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles2_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES2_5)
}
#[doc = "4.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles4_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES4_5)
}
#[doc = "7.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles7_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES7_5)
}
#[doc = "19.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles19_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES19_5)
}
#[doc = "61.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles61_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES61_5)
}
#[doc = "181.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles181_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES181_5)
}
#[doc = "601.5 ADC clock cycles"]
#[inline(always)]
pub fn cycles601_5(self) -> &'a mut W {
self.variant(SMP9_A::CYCLES601_5)
}
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0x07 << 3)) | (((value as u32) & 0x07) << 3);
self.w
}
}
impl R {
#[doc = "Bits 27:29 - SMP9"]
#[inline(always)]
pub fn smp9(&self) -> SMP9_R {
SMP9_R::new(((self.bits >> 27) & 0x07) as u8)
}
#[doc = "Bits 24:26 - SMP8"]
#[inline(always)]
pub fn smp8(&self) -> SMP8_R {
SMP8_R::new(((self.bits >> 24) & 0x07) as u8)
}
#[doc = "Bits 21:23 - SMP7"]
#[inline(always)]
pub fn smp7(&self) -> SMP7_R {
SMP7_R::new(((self.bits >> 21) & 0x07) as u8)
}
#[doc = "Bits 18:20 - SMP6"]
#[inline(always)]
pub fn smp6(&self) -> SMP6_R {
SMP6_R::new(((self.bits >> 18) & 0x07) as u8)
}
#[doc = "Bits 15:17 - SMP5"]
#[inline(always)]
pub fn smp5(&self) -> SMP5_R {
SMP5_R::new(((self.bits >> 15) & 0x07) as u8)
}
#[doc = "Bits 12:14 - SMP4"]
#[inline(always)]
pub fn smp4(&self) -> SMP4_R {
SMP4_R::new(((self.bits >> 12) & 0x07) as u8)
}
#[doc = "Bits 9:11 - SMP3"]
#[inline(always)]
pub fn smp3(&self) -> SMP3_R {
SMP3_R::new(((self.bits >> 9) & 0x07) as u8)
}
#[doc = "Bits 6:8 - SMP2"]
#[inline(always)]
pub fn smp2(&self) -> SMP2_R {
SMP2_R::new(((self.bits >> 6) & 0x07) as u8)
}
#[doc = "Bits 3:5 - SMP1"]
#[inline(always)]
pub fn smp1(&self) -> SMP1_R {
SMP1_R::new(((self.bits >> 3) & 0x07) as u8)
}
}
impl W {
#[doc = "Bits 27:29 - SMP9"]
#[inline(always)]
pub fn smp9(&mut self) -> SMP9_W {
SMP9_W { w: self }
}
#[doc = "Bits 24:26 - SMP8"]
#[inline(always)]
pub fn smp8(&mut self) -> SMP8_W {
SMP8_W { w: self }
}
#[doc = "Bits 21:23 - SMP7"]
#[inline(always)]
pub fn smp7(&mut self) -> SMP7_W {
SMP7_W { w: self }
}
#[doc = "Bits 18:20 - SMP6"]
#[inline(always)]
pub fn smp6(&mut self) -> SMP6_W {
SMP6_W { w: self }
}
#[doc = "Bits 15:17 - SMP5"]
#[inline(always)]
pub fn smp5(&mut self) -> SMP5_W {
SMP5_W { w: self }
}
#[doc = "Bits 12:14 - SMP4"]
#[inline(always)]
pub fn smp4(&mut self) -> SMP4_W {
SMP4_W { w: self }
}
#[doc = "Bits 9:11 - SMP3"]
#[inline(always)]
pub fn smp3(&mut self) -> SMP3_W {
SMP3_W { w: self }
}
#[doc = "Bits 6:8 - SMP2"]
#[inline(always)]
pub fn smp2(&mut self) -> SMP2_W {
SMP2_W { w: self }
}
#[doc = "Bits 3:5 - SMP1"]
#[inline(always)]
pub fn smp1(&mut self) -> SMP1_W {
SMP1_W { w: self }
}
}