1#[doc = "Register `INTSTS1` reader"]
2pub struct R(crate::R<INTSTS1_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<INTSTS1_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<INTSTS1_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<INTSTS1_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `INTSTS1` writer"]
17pub struct W(crate::W<INTSTS1_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<INTSTS1_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<INTSTS1_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<INTSTS1_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `PDDETINT` reader - PDDET Detection Interrupt Status\n\nThe field is **modified** in some way after a read operation."]
38pub type PDDETINT_R = crate::BitReader<PDDETINT_A>;
39#[doc = "PDDET Detection Interrupt Status\n\nValue on reset: 0"]
40#[derive(Clone, Copy, Debug, PartialEq, Eq)]
41pub enum PDDETINT_A {
42 #[doc = "0: PDDET interrupts are not generated"]
43 _0 = 0,
44 #[doc = "1: PDDET interrupts are generated"]
45 _1 = 1,
46}
47impl From<PDDETINT_A> for bool {
48 #[inline(always)]
49 fn from(variant: PDDETINT_A) -> Self {
50 variant as u8 != 0
51 }
52}
53impl PDDETINT_R {
54 #[doc = "Get enumerated values variant"]
55 #[inline(always)]
56 pub fn variant(&self) -> PDDETINT_A {
57 match self.bits {
58 false => PDDETINT_A::_0,
59 true => PDDETINT_A::_1,
60 }
61 }
62 #[doc = "Checks if the value of the field is `_0`"]
63 #[inline(always)]
64 pub fn is_0(&self) -> bool {
65 *self == PDDETINT_A::_0
66 }
67 #[doc = "Checks if the value of the field is `_1`"]
68 #[inline(always)]
69 pub fn is_1(&self) -> bool {
70 *self == PDDETINT_A::_1
71 }
72}
73#[doc = "Field `PDDETINT` writer - PDDET Detection Interrupt Status"]
74pub type PDDETINT_W<'a, const O: u8> = crate::BitWriter0C<'a, u16, INTSTS1_SPEC, PDDETINT_A, O>;
75impl<'a, const O: u8> PDDETINT_W<'a, O> {
76 #[doc = "PDDET interrupts are not generated"]
77 #[inline(always)]
78 pub fn _0(self) -> &'a mut W {
79 self.variant(PDDETINT_A::_0)
80 }
81 #[doc = "PDDET interrupts are generated"]
82 #[inline(always)]
83 pub fn _1(self) -> &'a mut W {
84 self.variant(PDDETINT_A::_1)
85 }
86}
87#[doc = "Field `SACK` reader - Setup Transaction Normal Response Interrupt Status\n\nThe field is **modified** in some way after a read operation."]
88pub type SACK_R = crate::BitReader<SACK_A>;
89#[doc = "Setup Transaction Normal Response Interrupt Status\n\nValue on reset: 0"]
90#[derive(Clone, Copy, Debug, PartialEq, Eq)]
91pub enum SACK_A {
92 #[doc = "0: SACK interrupts are not generated"]
93 _0 = 0,
94 #[doc = "1: SACK interrupts are generated"]
95 _1 = 1,
96}
97impl From<SACK_A> for bool {
98 #[inline(always)]
99 fn from(variant: SACK_A) -> Self {
100 variant as u8 != 0
101 }
102}
103impl SACK_R {
104 #[doc = "Get enumerated values variant"]
105 #[inline(always)]
106 pub fn variant(&self) -> SACK_A {
107 match self.bits {
108 false => SACK_A::_0,
109 true => SACK_A::_1,
110 }
111 }
112 #[doc = "Checks if the value of the field is `_0`"]
113 #[inline(always)]
114 pub fn is_0(&self) -> bool {
115 *self == SACK_A::_0
116 }
117 #[doc = "Checks if the value of the field is `_1`"]
118 #[inline(always)]
119 pub fn is_1(&self) -> bool {
120 *self == SACK_A::_1
121 }
122}
123#[doc = "Field `SACK` writer - Setup Transaction Normal Response Interrupt Status"]
124pub type SACK_W<'a, const O: u8> = crate::BitWriter0C<'a, u16, INTSTS1_SPEC, SACK_A, O>;
125impl<'a, const O: u8> SACK_W<'a, O> {
126 #[doc = "SACK interrupts are not generated"]
127 #[inline(always)]
128 pub fn _0(self) -> &'a mut W {
129 self.variant(SACK_A::_0)
130 }
131 #[doc = "SACK interrupts are generated"]
132 #[inline(always)]
133 pub fn _1(self) -> &'a mut W {
134 self.variant(SACK_A::_1)
135 }
136}
137#[doc = "Field `SIGN` reader - Setup Transaction Error Interrupt Status\n\nThe field is **modified** in some way after a read operation."]
138pub type SIGN_R = crate::BitReader<SIGN_A>;
139#[doc = "Setup Transaction Error Interrupt Status\n\nValue on reset: 0"]
140#[derive(Clone, Copy, Debug, PartialEq, Eq)]
141pub enum SIGN_A {
142 #[doc = "0: SIGN interrupts are not generated"]
143 _0 = 0,
144 #[doc = "1: SIGN interrupts are generated"]
145 _1 = 1,
146}
147impl From<SIGN_A> for bool {
148 #[inline(always)]
149 fn from(variant: SIGN_A) -> Self {
150 variant as u8 != 0
151 }
152}
153impl SIGN_R {
154 #[doc = "Get enumerated values variant"]
155 #[inline(always)]
156 pub fn variant(&self) -> SIGN_A {
157 match self.bits {
158 false => SIGN_A::_0,
159 true => SIGN_A::_1,
160 }
161 }
162 #[doc = "Checks if the value of the field is `_0`"]
163 #[inline(always)]
164 pub fn is_0(&self) -> bool {
165 *self == SIGN_A::_0
166 }
167 #[doc = "Checks if the value of the field is `_1`"]
168 #[inline(always)]
169 pub fn is_1(&self) -> bool {
170 *self == SIGN_A::_1
171 }
172}
173#[doc = "Field `SIGN` writer - Setup Transaction Error Interrupt Status"]
174pub type SIGN_W<'a, const O: u8> = crate::BitWriter0C<'a, u16, INTSTS1_SPEC, SIGN_A, O>;
175impl<'a, const O: u8> SIGN_W<'a, O> {
176 #[doc = "SIGN interrupts are not generated"]
177 #[inline(always)]
178 pub fn _0(self) -> &'a mut W {
179 self.variant(SIGN_A::_0)
180 }
181 #[doc = "SIGN interrupts are generated"]
182 #[inline(always)]
183 pub fn _1(self) -> &'a mut W {
184 self.variant(SIGN_A::_1)
185 }
186}
187#[doc = "Field `EOFERR` reader - EOF Error Detection Interrupt Status\n\nThe field is **modified** in some way after a read operation."]
188pub type EOFERR_R = crate::BitReader<EOFERR_A>;
189#[doc = "EOF Error Detection Interrupt Status\n\nValue on reset: 0"]
190#[derive(Clone, Copy, Debug, PartialEq, Eq)]
191pub enum EOFERR_A {
192 #[doc = "0: EOFERR interrupts are not generated"]
193 _0 = 0,
194 #[doc = "1: EOFERR interrupts are generated"]
195 _1 = 1,
196}
197impl From<EOFERR_A> for bool {
198 #[inline(always)]
199 fn from(variant: EOFERR_A) -> Self {
200 variant as u8 != 0
201 }
202}
203impl EOFERR_R {
204 #[doc = "Get enumerated values variant"]
205 #[inline(always)]
206 pub fn variant(&self) -> EOFERR_A {
207 match self.bits {
208 false => EOFERR_A::_0,
209 true => EOFERR_A::_1,
210 }
211 }
212 #[doc = "Checks if the value of the field is `_0`"]
213 #[inline(always)]
214 pub fn is_0(&self) -> bool {
215 *self == EOFERR_A::_0
216 }
217 #[doc = "Checks if the value of the field is `_1`"]
218 #[inline(always)]
219 pub fn is_1(&self) -> bool {
220 *self == EOFERR_A::_1
221 }
222}
223#[doc = "Field `EOFERR` writer - EOF Error Detection Interrupt Status"]
224pub type EOFERR_W<'a, const O: u8> = crate::BitWriter0C<'a, u16, INTSTS1_SPEC, EOFERR_A, O>;
225impl<'a, const O: u8> EOFERR_W<'a, O> {
226 #[doc = "EOFERR interrupts are not generated"]
227 #[inline(always)]
228 pub fn _0(self) -> &'a mut W {
229 self.variant(EOFERR_A::_0)
230 }
231 #[doc = "EOFERR interrupts are generated"]
232 #[inline(always)]
233 pub fn _1(self) -> &'a mut W {
234 self.variant(EOFERR_A::_1)
235 }
236}
237#[doc = "Field `LPMEND` reader - LPM Transaction End Interrupt Status\n\nThe field is **modified** in some way after a read operation."]
238pub type LPMEND_R = crate::BitReader<LPMEND_A>;
239#[doc = "LPM Transaction End Interrupt Status\n\nValue on reset: 0"]
240#[derive(Clone, Copy, Debug, PartialEq, Eq)]
241pub enum LPMEND_A {
242 #[doc = "0: LPMEND interrupts are not generated"]
243 _0 = 0,
244 #[doc = "1: LPMEND interrupts are generated"]
245 _1 = 1,
246}
247impl From<LPMEND_A> for bool {
248 #[inline(always)]
249 fn from(variant: LPMEND_A) -> Self {
250 variant as u8 != 0
251 }
252}
253impl LPMEND_R {
254 #[doc = "Get enumerated values variant"]
255 #[inline(always)]
256 pub fn variant(&self) -> LPMEND_A {
257 match self.bits {
258 false => LPMEND_A::_0,
259 true => LPMEND_A::_1,
260 }
261 }
262 #[doc = "Checks if the value of the field is `_0`"]
263 #[inline(always)]
264 pub fn is_0(&self) -> bool {
265 *self == LPMEND_A::_0
266 }
267 #[doc = "Checks if the value of the field is `_1`"]
268 #[inline(always)]
269 pub fn is_1(&self) -> bool {
270 *self == LPMEND_A::_1
271 }
272}
273#[doc = "Field `LPMEND` writer - LPM Transaction End Interrupt Status"]
274pub type LPMEND_W<'a, const O: u8> = crate::BitWriter0C<'a, u16, INTSTS1_SPEC, LPMEND_A, O>;
275impl<'a, const O: u8> LPMEND_W<'a, O> {
276 #[doc = "LPMEND interrupts are not generated"]
277 #[inline(always)]
278 pub fn _0(self) -> &'a mut W {
279 self.variant(LPMEND_A::_0)
280 }
281 #[doc = "LPMEND interrupts are generated"]
282 #[inline(always)]
283 pub fn _1(self) -> &'a mut W {
284 self.variant(LPMEND_A::_1)
285 }
286}
287#[doc = "Field `L1RSMEND` reader - L1 Resume End Interrupt Status\n\nThe field is **modified** in some way after a read operation."]
288pub type L1RSMEND_R = crate::BitReader<L1RSMEND_A>;
289#[doc = "L1 Resume End Interrupt Status\n\nValue on reset: 0"]
290#[derive(Clone, Copy, Debug, PartialEq, Eq)]
291pub enum L1RSMEND_A {
292 #[doc = "0: L1RSMEND interrupts are not generated"]
293 _0 = 0,
294 #[doc = "1: L1RSMEND interrupts are generated"]
295 _1 = 1,
296}
297impl From<L1RSMEND_A> for bool {
298 #[inline(always)]
299 fn from(variant: L1RSMEND_A) -> Self {
300 variant as u8 != 0
301 }
302}
303impl L1RSMEND_R {
304 #[doc = "Get enumerated values variant"]
305 #[inline(always)]
306 pub fn variant(&self) -> L1RSMEND_A {
307 match self.bits {
308 false => L1RSMEND_A::_0,
309 true => L1RSMEND_A::_1,
310 }
311 }
312 #[doc = "Checks if the value of the field is `_0`"]
313 #[inline(always)]
314 pub fn is_0(&self) -> bool {
315 *self == L1RSMEND_A::_0
316 }
317 #[doc = "Checks if the value of the field is `_1`"]
318 #[inline(always)]
319 pub fn is_1(&self) -> bool {
320 *self == L1RSMEND_A::_1
321 }
322}
323#[doc = "Field `L1RSMEND` writer - L1 Resume End Interrupt Status"]
324pub type L1RSMEND_W<'a, const O: u8> = crate::BitWriter0C<'a, u16, INTSTS1_SPEC, L1RSMEND_A, O>;
325impl<'a, const O: u8> L1RSMEND_W<'a, O> {
326 #[doc = "L1RSMEND interrupts are not generated"]
327 #[inline(always)]
328 pub fn _0(self) -> &'a mut W {
329 self.variant(L1RSMEND_A::_0)
330 }
331 #[doc = "L1RSMEND interrupts are generated"]
332 #[inline(always)]
333 pub fn _1(self) -> &'a mut W {
334 self.variant(L1RSMEND_A::_1)
335 }
336}
337#[doc = "Field `ATTCH` reader - USB Connection Detection Interrupt Status\n\nThe field is **modified** in some way after a read operation."]
338pub type ATTCH_R = crate::BitReader<ATTCH_A>;
339#[doc = "USB Connection Detection Interrupt Status\n\nValue on reset: 0"]
340#[derive(Clone, Copy, Debug, PartialEq, Eq)]
341pub enum ATTCH_A {
342 #[doc = "0: ATTCH interrupts are not generated"]
343 _0 = 0,
344 #[doc = "1: ATTCH interrupts are generated"]
345 _1 = 1,
346}
347impl From<ATTCH_A> for bool {
348 #[inline(always)]
349 fn from(variant: ATTCH_A) -> Self {
350 variant as u8 != 0
351 }
352}
353impl ATTCH_R {
354 #[doc = "Get enumerated values variant"]
355 #[inline(always)]
356 pub fn variant(&self) -> ATTCH_A {
357 match self.bits {
358 false => ATTCH_A::_0,
359 true => ATTCH_A::_1,
360 }
361 }
362 #[doc = "Checks if the value of the field is `_0`"]
363 #[inline(always)]
364 pub fn is_0(&self) -> bool {
365 *self == ATTCH_A::_0
366 }
367 #[doc = "Checks if the value of the field is `_1`"]
368 #[inline(always)]
369 pub fn is_1(&self) -> bool {
370 *self == ATTCH_A::_1
371 }
372}
373#[doc = "Field `ATTCH` writer - USB Connection Detection Interrupt Status"]
374pub type ATTCH_W<'a, const O: u8> = crate::BitWriter0C<'a, u16, INTSTS1_SPEC, ATTCH_A, O>;
375impl<'a, const O: u8> ATTCH_W<'a, O> {
376 #[doc = "ATTCH interrupts are not generated"]
377 #[inline(always)]
378 pub fn _0(self) -> &'a mut W {
379 self.variant(ATTCH_A::_0)
380 }
381 #[doc = "ATTCH interrupts are generated"]
382 #[inline(always)]
383 pub fn _1(self) -> &'a mut W {
384 self.variant(ATTCH_A::_1)
385 }
386}
387#[doc = "Field `DTCH` reader - USB Disconnection Detection Interrupt Status\n\nThe field is **modified** in some way after a read operation."]
388pub type DTCH_R = crate::BitReader<DTCH_A>;
389#[doc = "USB Disconnection Detection Interrupt Status\n\nValue on reset: 0"]
390#[derive(Clone, Copy, Debug, PartialEq, Eq)]
391pub enum DTCH_A {
392 #[doc = "0: DTCH interrupts are not generated"]
393 _0 = 0,
394 #[doc = "1: DTCH interrupts are generated"]
395 _1 = 1,
396}
397impl From<DTCH_A> for bool {
398 #[inline(always)]
399 fn from(variant: DTCH_A) -> Self {
400 variant as u8 != 0
401 }
402}
403impl DTCH_R {
404 #[doc = "Get enumerated values variant"]
405 #[inline(always)]
406 pub fn variant(&self) -> DTCH_A {
407 match self.bits {
408 false => DTCH_A::_0,
409 true => DTCH_A::_1,
410 }
411 }
412 #[doc = "Checks if the value of the field is `_0`"]
413 #[inline(always)]
414 pub fn is_0(&self) -> bool {
415 *self == DTCH_A::_0
416 }
417 #[doc = "Checks if the value of the field is `_1`"]
418 #[inline(always)]
419 pub fn is_1(&self) -> bool {
420 *self == DTCH_A::_1
421 }
422}
423#[doc = "Field `DTCH` writer - USB Disconnection Detection Interrupt Status"]
424pub type DTCH_W<'a, const O: u8> = crate::BitWriter0C<'a, u16, INTSTS1_SPEC, DTCH_A, O>;
425impl<'a, const O: u8> DTCH_W<'a, O> {
426 #[doc = "DTCH interrupts are not generated"]
427 #[inline(always)]
428 pub fn _0(self) -> &'a mut W {
429 self.variant(DTCH_A::_0)
430 }
431 #[doc = "DTCH interrupts are generated"]
432 #[inline(always)]
433 pub fn _1(self) -> &'a mut W {
434 self.variant(DTCH_A::_1)
435 }
436}
437#[doc = "Field `BCHG` reader - USB Bus Change Interrupt Status\n\nThe field is **modified** in some way after a read operation."]
438pub type BCHG_R = crate::BitReader<BCHG_A>;
439#[doc = "USB Bus Change Interrupt Status\n\nValue on reset: 0"]
440#[derive(Clone, Copy, Debug, PartialEq, Eq)]
441pub enum BCHG_A {
442 #[doc = "0: BCHG interrupts are not generated"]
443 _0 = 0,
444 #[doc = "1: BCHG interrupts are generated"]
445 _1 = 1,
446}
447impl From<BCHG_A> for bool {
448 #[inline(always)]
449 fn from(variant: BCHG_A) -> Self {
450 variant as u8 != 0
451 }
452}
453impl BCHG_R {
454 #[doc = "Get enumerated values variant"]
455 #[inline(always)]
456 pub fn variant(&self) -> BCHG_A {
457 match self.bits {
458 false => BCHG_A::_0,
459 true => BCHG_A::_1,
460 }
461 }
462 #[doc = "Checks if the value of the field is `_0`"]
463 #[inline(always)]
464 pub fn is_0(&self) -> bool {
465 *self == BCHG_A::_0
466 }
467 #[doc = "Checks if the value of the field is `_1`"]
468 #[inline(always)]
469 pub fn is_1(&self) -> bool {
470 *self == BCHG_A::_1
471 }
472}
473#[doc = "Field `BCHG` writer - USB Bus Change Interrupt Status"]
474pub type BCHG_W<'a, const O: u8> = crate::BitWriter0C<'a, u16, INTSTS1_SPEC, BCHG_A, O>;
475impl<'a, const O: u8> BCHG_W<'a, O> {
476 #[doc = "BCHG interrupts are not generated"]
477 #[inline(always)]
478 pub fn _0(self) -> &'a mut W {
479 self.variant(BCHG_A::_0)
480 }
481 #[doc = "BCHG interrupts are generated"]
482 #[inline(always)]
483 pub fn _1(self) -> &'a mut W {
484 self.variant(BCHG_A::_1)
485 }
486}
487#[doc = "Field `OVRCR` reader - Overcurrent Interrupt Status\n\nThe field is **modified** in some way after a read operation."]
488pub type OVRCR_R = crate::BitReader<OVRCR_A>;
489#[doc = "Overcurrent Interrupt Status\n\nValue on reset: 0"]
490#[derive(Clone, Copy, Debug, PartialEq, Eq)]
491pub enum OVRCR_A {
492 #[doc = "0: OVRCR interrupts are not generated"]
493 _0 = 0,
494 #[doc = "1: OVRCR interrupts are generated"]
495 _1 = 1,
496}
497impl From<OVRCR_A> for bool {
498 #[inline(always)]
499 fn from(variant: OVRCR_A) -> Self {
500 variant as u8 != 0
501 }
502}
503impl OVRCR_R {
504 #[doc = "Get enumerated values variant"]
505 #[inline(always)]
506 pub fn variant(&self) -> OVRCR_A {
507 match self.bits {
508 false => OVRCR_A::_0,
509 true => OVRCR_A::_1,
510 }
511 }
512 #[doc = "Checks if the value of the field is `_0`"]
513 #[inline(always)]
514 pub fn is_0(&self) -> bool {
515 *self == OVRCR_A::_0
516 }
517 #[doc = "Checks if the value of the field is `_1`"]
518 #[inline(always)]
519 pub fn is_1(&self) -> bool {
520 *self == OVRCR_A::_1
521 }
522}
523#[doc = "Field `OVRCR` writer - Overcurrent Interrupt Status"]
524pub type OVRCR_W<'a, const O: u8> = crate::BitWriter0C<'a, u16, INTSTS1_SPEC, OVRCR_A, O>;
525impl<'a, const O: u8> OVRCR_W<'a, O> {
526 #[doc = "OVRCR interrupts are not generated"]
527 #[inline(always)]
528 pub fn _0(self) -> &'a mut W {
529 self.variant(OVRCR_A::_0)
530 }
531 #[doc = "OVRCR interrupts are generated"]
532 #[inline(always)]
533 pub fn _1(self) -> &'a mut W {
534 self.variant(OVRCR_A::_1)
535 }
536}
537impl R {
538 #[doc = "Bit 0 - PDDET Detection Interrupt Status"]
539 #[inline(always)]
540 pub fn pddetint(&self) -> PDDETINT_R {
541 PDDETINT_R::new((self.bits & 1) != 0)
542 }
543 #[doc = "Bit 4 - Setup Transaction Normal Response Interrupt Status"]
544 #[inline(always)]
545 pub fn sack(&self) -> SACK_R {
546 SACK_R::new(((self.bits >> 4) & 1) != 0)
547 }
548 #[doc = "Bit 5 - Setup Transaction Error Interrupt Status"]
549 #[inline(always)]
550 pub fn sign(&self) -> SIGN_R {
551 SIGN_R::new(((self.bits >> 5) & 1) != 0)
552 }
553 #[doc = "Bit 6 - EOF Error Detection Interrupt Status"]
554 #[inline(always)]
555 pub fn eoferr(&self) -> EOFERR_R {
556 EOFERR_R::new(((self.bits >> 6) & 1) != 0)
557 }
558 #[doc = "Bit 8 - LPM Transaction End Interrupt Status"]
559 #[inline(always)]
560 pub fn lpmend(&self) -> LPMEND_R {
561 LPMEND_R::new(((self.bits >> 8) & 1) != 0)
562 }
563 #[doc = "Bit 9 - L1 Resume End Interrupt Status"]
564 #[inline(always)]
565 pub fn l1rsmend(&self) -> L1RSMEND_R {
566 L1RSMEND_R::new(((self.bits >> 9) & 1) != 0)
567 }
568 #[doc = "Bit 11 - USB Connection Detection Interrupt Status"]
569 #[inline(always)]
570 pub fn attch(&self) -> ATTCH_R {
571 ATTCH_R::new(((self.bits >> 11) & 1) != 0)
572 }
573 #[doc = "Bit 12 - USB Disconnection Detection Interrupt Status"]
574 #[inline(always)]
575 pub fn dtch(&self) -> DTCH_R {
576 DTCH_R::new(((self.bits >> 12) & 1) != 0)
577 }
578 #[doc = "Bit 14 - USB Bus Change Interrupt Status"]
579 #[inline(always)]
580 pub fn bchg(&self) -> BCHG_R {
581 BCHG_R::new(((self.bits >> 14) & 1) != 0)
582 }
583 #[doc = "Bit 15 - Overcurrent Interrupt Status"]
584 #[inline(always)]
585 pub fn ovrcr(&self) -> OVRCR_R {
586 OVRCR_R::new(((self.bits >> 15) & 1) != 0)
587 }
588}
589impl W {
590 #[doc = "Bit 0 - PDDET Detection Interrupt Status"]
591 #[inline(always)]
592 #[must_use]
593 pub fn pddetint(&mut self) -> PDDETINT_W<0> {
594 PDDETINT_W::new(self)
595 }
596 #[doc = "Bit 4 - Setup Transaction Normal Response Interrupt Status"]
597 #[inline(always)]
598 #[must_use]
599 pub fn sack(&mut self) -> SACK_W<4> {
600 SACK_W::new(self)
601 }
602 #[doc = "Bit 5 - Setup Transaction Error Interrupt Status"]
603 #[inline(always)]
604 #[must_use]
605 pub fn sign(&mut self) -> SIGN_W<5> {
606 SIGN_W::new(self)
607 }
608 #[doc = "Bit 6 - EOF Error Detection Interrupt Status"]
609 #[inline(always)]
610 #[must_use]
611 pub fn eoferr(&mut self) -> EOFERR_W<6> {
612 EOFERR_W::new(self)
613 }
614 #[doc = "Bit 8 - LPM Transaction End Interrupt Status"]
615 #[inline(always)]
616 #[must_use]
617 pub fn lpmend(&mut self) -> LPMEND_W<8> {
618 LPMEND_W::new(self)
619 }
620 #[doc = "Bit 9 - L1 Resume End Interrupt Status"]
621 #[inline(always)]
622 #[must_use]
623 pub fn l1rsmend(&mut self) -> L1RSMEND_W<9> {
624 L1RSMEND_W::new(self)
625 }
626 #[doc = "Bit 11 - USB Connection Detection Interrupt Status"]
627 #[inline(always)]
628 #[must_use]
629 pub fn attch(&mut self) -> ATTCH_W<11> {
630 ATTCH_W::new(self)
631 }
632 #[doc = "Bit 12 - USB Disconnection Detection Interrupt Status"]
633 #[inline(always)]
634 #[must_use]
635 pub fn dtch(&mut self) -> DTCH_W<12> {
636 DTCH_W::new(self)
637 }
638 #[doc = "Bit 14 - USB Bus Change Interrupt Status"]
639 #[inline(always)]
640 #[must_use]
641 pub fn bchg(&mut self) -> BCHG_W<14> {
642 BCHG_W::new(self)
643 }
644 #[doc = "Bit 15 - Overcurrent Interrupt Status"]
645 #[inline(always)]
646 #[must_use]
647 pub fn ovrcr(&mut self) -> OVRCR_W<15> {
648 OVRCR_W::new(self)
649 }
650 #[doc = "Writes raw bits to the register."]
651 #[inline(always)]
652 pub unsafe fn bits(&mut self, bits: u16) -> &mut Self {
653 self.0.bits(bits);
654 self
655 }
656}
657#[doc = "Interrupt Status Register 1\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [intsts1](index.html) module"]
658pub struct INTSTS1_SPEC;
659impl crate::RegisterSpec for INTSTS1_SPEC {
660 type Ux = u16;
661}
662#[doc = "`read()` method returns [intsts1::R](R) reader structure"]
663impl crate::Readable for INTSTS1_SPEC {
664 type Reader = R;
665}
666#[doc = "`write(|w| ..)` method takes [intsts1::W](W) writer structure"]
667impl crate::Writable for INTSTS1_SPEC {
668 type Writer = W;
669 const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0xdb71;
670 const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
671}
672#[doc = "`reset()` method sets INTSTS1 to value 0"]
673impl crate::Resettable for INTSTS1_SPEC {
674 const RESET_VALUE: Self::Ux = 0;
675}