ra4m3/usbfs/
intsts1.rs

1#[doc = "Register `INTSTS1` reader"]
2pub struct R(crate::R<INTSTS1_SPEC>);
3impl core::ops::Deref for R {
4    type Target = crate::R<INTSTS1_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl From<crate::R<INTSTS1_SPEC>> for R {
11    #[inline(always)]
12    fn from(reader: crate::R<INTSTS1_SPEC>) -> Self {
13        R(reader)
14    }
15}
16#[doc = "Register `INTSTS1` writer"]
17pub struct W(crate::W<INTSTS1_SPEC>);
18impl core::ops::Deref for W {
19    type Target = crate::W<INTSTS1_SPEC>;
20    #[inline(always)]
21    fn deref(&self) -> &Self::Target {
22        &self.0
23    }
24}
25impl core::ops::DerefMut for W {
26    #[inline(always)]
27    fn deref_mut(&mut self) -> &mut Self::Target {
28        &mut self.0
29    }
30}
31impl From<crate::W<INTSTS1_SPEC>> for W {
32    #[inline(always)]
33    fn from(writer: crate::W<INTSTS1_SPEC>) -> Self {
34        W(writer)
35    }
36}
37#[doc = "Field `PDDETINT` reader - PDDET Detection Interrupt Status Flag"]
38pub type PDDETINT_R = crate::BitReader<PDDETINT_A>;
39#[doc = "PDDET Detection Interrupt Status Flag\n\nValue on reset: 0"]
40#[derive(Clone, Copy, Debug, PartialEq, Eq)]
41pub enum PDDETINT_A {
42    #[doc = "0: No PDDET interrupt occurred"]
43    _0 = 0,
44    #[doc = "1: PDDET interrupt occurred"]
45    _1 = 1,
46}
47impl From<PDDETINT_A> for bool {
48    #[inline(always)]
49    fn from(variant: PDDETINT_A) -> Self {
50        variant as u8 != 0
51    }
52}
53impl PDDETINT_R {
54    #[doc = "Get enumerated values variant"]
55    #[inline(always)]
56    pub fn variant(&self) -> PDDETINT_A {
57        match self.bits {
58            false => PDDETINT_A::_0,
59            true => PDDETINT_A::_1,
60        }
61    }
62    #[doc = "Checks if the value of the field is `_0`"]
63    #[inline(always)]
64    pub fn is_0(&self) -> bool {
65        *self == PDDETINT_A::_0
66    }
67    #[doc = "Checks if the value of the field is `_1`"]
68    #[inline(always)]
69    pub fn is_1(&self) -> bool {
70        *self == PDDETINT_A::_1
71    }
72}
73#[doc = "Field `PDDETINT` writer - PDDET Detection Interrupt Status Flag"]
74pub type PDDETINT_W<'a, const O: u8> = crate::BitWriter<'a, u16, INTSTS1_SPEC, PDDETINT_A, O>;
75impl<'a, const O: u8> PDDETINT_W<'a, O> {
76    #[doc = "No PDDET interrupt occurred"]
77    #[inline(always)]
78    pub fn _0(self) -> &'a mut W {
79        self.variant(PDDETINT_A::_0)
80    }
81    #[doc = "PDDET interrupt occurred"]
82    #[inline(always)]
83    pub fn _1(self) -> &'a mut W {
84        self.variant(PDDETINT_A::_1)
85    }
86}
87#[doc = "Field `SACK` reader - Setup Transaction Normal Response Interrupt Status"]
88pub type SACK_R = crate::BitReader<SACK_A>;
89#[doc = "Setup Transaction Normal Response Interrupt Status\n\nValue on reset: 0"]
90#[derive(Clone, Copy, Debug, PartialEq, Eq)]
91pub enum SACK_A {
92    #[doc = "0: No SACK interrupt occurred"]
93    _0 = 0,
94    #[doc = "1: SACK interrupt occurred"]
95    _1 = 1,
96}
97impl From<SACK_A> for bool {
98    #[inline(always)]
99    fn from(variant: SACK_A) -> Self {
100        variant as u8 != 0
101    }
102}
103impl SACK_R {
104    #[doc = "Get enumerated values variant"]
105    #[inline(always)]
106    pub fn variant(&self) -> SACK_A {
107        match self.bits {
108            false => SACK_A::_0,
109            true => SACK_A::_1,
110        }
111    }
112    #[doc = "Checks if the value of the field is `_0`"]
113    #[inline(always)]
114    pub fn is_0(&self) -> bool {
115        *self == SACK_A::_0
116    }
117    #[doc = "Checks if the value of the field is `_1`"]
118    #[inline(always)]
119    pub fn is_1(&self) -> bool {
120        *self == SACK_A::_1
121    }
122}
123#[doc = "Field `SACK` writer - Setup Transaction Normal Response Interrupt Status"]
124pub type SACK_W<'a, const O: u8> = crate::BitWriter<'a, u16, INTSTS1_SPEC, SACK_A, O>;
125impl<'a, const O: u8> SACK_W<'a, O> {
126    #[doc = "No SACK interrupt occurred"]
127    #[inline(always)]
128    pub fn _0(self) -> &'a mut W {
129        self.variant(SACK_A::_0)
130    }
131    #[doc = "SACK interrupt occurred"]
132    #[inline(always)]
133    pub fn _1(self) -> &'a mut W {
134        self.variant(SACK_A::_1)
135    }
136}
137#[doc = "Field `SIGN` reader - Setup Transaction Error Interrupt Status"]
138pub type SIGN_R = crate::BitReader<SIGN_A>;
139#[doc = "Setup Transaction Error Interrupt Status\n\nValue on reset: 0"]
140#[derive(Clone, Copy, Debug, PartialEq, Eq)]
141pub enum SIGN_A {
142    #[doc = "0: No SIGN interrupt occurred"]
143    _0 = 0,
144    #[doc = "1: SIGN interrupt occurred"]
145    _1 = 1,
146}
147impl From<SIGN_A> for bool {
148    #[inline(always)]
149    fn from(variant: SIGN_A) -> Self {
150        variant as u8 != 0
151    }
152}
153impl SIGN_R {
154    #[doc = "Get enumerated values variant"]
155    #[inline(always)]
156    pub fn variant(&self) -> SIGN_A {
157        match self.bits {
158            false => SIGN_A::_0,
159            true => SIGN_A::_1,
160        }
161    }
162    #[doc = "Checks if the value of the field is `_0`"]
163    #[inline(always)]
164    pub fn is_0(&self) -> bool {
165        *self == SIGN_A::_0
166    }
167    #[doc = "Checks if the value of the field is `_1`"]
168    #[inline(always)]
169    pub fn is_1(&self) -> bool {
170        *self == SIGN_A::_1
171    }
172}
173#[doc = "Field `SIGN` writer - Setup Transaction Error Interrupt Status"]
174pub type SIGN_W<'a, const O: u8> = crate::BitWriter<'a, u16, INTSTS1_SPEC, SIGN_A, O>;
175impl<'a, const O: u8> SIGN_W<'a, O> {
176    #[doc = "No SIGN interrupt occurred"]
177    #[inline(always)]
178    pub fn _0(self) -> &'a mut W {
179        self.variant(SIGN_A::_0)
180    }
181    #[doc = "SIGN interrupt occurred"]
182    #[inline(always)]
183    pub fn _1(self) -> &'a mut W {
184        self.variant(SIGN_A::_1)
185    }
186}
187#[doc = "Field `EOFERR` reader - EOF Error Detection Interrupt Status"]
188pub type EOFERR_R = crate::BitReader<EOFERR_A>;
189#[doc = "EOF Error Detection Interrupt Status\n\nValue on reset: 0"]
190#[derive(Clone, Copy, Debug, PartialEq, Eq)]
191pub enum EOFERR_A {
192    #[doc = "0: No EOFERR interrupt occurred"]
193    _0 = 0,
194    #[doc = "1: EOFERR interrupt occurred"]
195    _1 = 1,
196}
197impl From<EOFERR_A> for bool {
198    #[inline(always)]
199    fn from(variant: EOFERR_A) -> Self {
200        variant as u8 != 0
201    }
202}
203impl EOFERR_R {
204    #[doc = "Get enumerated values variant"]
205    #[inline(always)]
206    pub fn variant(&self) -> EOFERR_A {
207        match self.bits {
208            false => EOFERR_A::_0,
209            true => EOFERR_A::_1,
210        }
211    }
212    #[doc = "Checks if the value of the field is `_0`"]
213    #[inline(always)]
214    pub fn is_0(&self) -> bool {
215        *self == EOFERR_A::_0
216    }
217    #[doc = "Checks if the value of the field is `_1`"]
218    #[inline(always)]
219    pub fn is_1(&self) -> bool {
220        *self == EOFERR_A::_1
221    }
222}
223#[doc = "Field `EOFERR` writer - EOF Error Detection Interrupt Status"]
224pub type EOFERR_W<'a, const O: u8> = crate::BitWriter<'a, u16, INTSTS1_SPEC, EOFERR_A, O>;
225impl<'a, const O: u8> EOFERR_W<'a, O> {
226    #[doc = "No EOFERR interrupt occurred"]
227    #[inline(always)]
228    pub fn _0(self) -> &'a mut W {
229        self.variant(EOFERR_A::_0)
230    }
231    #[doc = "EOFERR interrupt occurred"]
232    #[inline(always)]
233    pub fn _1(self) -> &'a mut W {
234        self.variant(EOFERR_A::_1)
235    }
236}
237#[doc = "Field `ATTCH` reader - ATTCH Interrupt Status"]
238pub type ATTCH_R = crate::BitReader<ATTCH_A>;
239#[doc = "ATTCH Interrupt Status\n\nValue on reset: 0"]
240#[derive(Clone, Copy, Debug, PartialEq, Eq)]
241pub enum ATTCH_A {
242    #[doc = "0: No ATTCH interrupt occurred"]
243    _0 = 0,
244    #[doc = "1: ATTCH interrupt occurred"]
245    _1 = 1,
246}
247impl From<ATTCH_A> for bool {
248    #[inline(always)]
249    fn from(variant: ATTCH_A) -> Self {
250        variant as u8 != 0
251    }
252}
253impl ATTCH_R {
254    #[doc = "Get enumerated values variant"]
255    #[inline(always)]
256    pub fn variant(&self) -> ATTCH_A {
257        match self.bits {
258            false => ATTCH_A::_0,
259            true => ATTCH_A::_1,
260        }
261    }
262    #[doc = "Checks if the value of the field is `_0`"]
263    #[inline(always)]
264    pub fn is_0(&self) -> bool {
265        *self == ATTCH_A::_0
266    }
267    #[doc = "Checks if the value of the field is `_1`"]
268    #[inline(always)]
269    pub fn is_1(&self) -> bool {
270        *self == ATTCH_A::_1
271    }
272}
273#[doc = "Field `ATTCH` writer - ATTCH Interrupt Status"]
274pub type ATTCH_W<'a, const O: u8> = crate::BitWriter<'a, u16, INTSTS1_SPEC, ATTCH_A, O>;
275impl<'a, const O: u8> ATTCH_W<'a, O> {
276    #[doc = "No ATTCH interrupt occurred"]
277    #[inline(always)]
278    pub fn _0(self) -> &'a mut W {
279        self.variant(ATTCH_A::_0)
280    }
281    #[doc = "ATTCH interrupt occurred"]
282    #[inline(always)]
283    pub fn _1(self) -> &'a mut W {
284        self.variant(ATTCH_A::_1)
285    }
286}
287#[doc = "Field `DTCH` reader - USB Disconnection Detection Interrupt Status"]
288pub type DTCH_R = crate::BitReader<DTCH_A>;
289#[doc = "USB Disconnection Detection Interrupt Status\n\nValue on reset: 0"]
290#[derive(Clone, Copy, Debug, PartialEq, Eq)]
291pub enum DTCH_A {
292    #[doc = "0: No DTCH interrupt occurred"]
293    _0 = 0,
294    #[doc = "1: DTCH interrupt occurred"]
295    _1 = 1,
296}
297impl From<DTCH_A> for bool {
298    #[inline(always)]
299    fn from(variant: DTCH_A) -> Self {
300        variant as u8 != 0
301    }
302}
303impl DTCH_R {
304    #[doc = "Get enumerated values variant"]
305    #[inline(always)]
306    pub fn variant(&self) -> DTCH_A {
307        match self.bits {
308            false => DTCH_A::_0,
309            true => DTCH_A::_1,
310        }
311    }
312    #[doc = "Checks if the value of the field is `_0`"]
313    #[inline(always)]
314    pub fn is_0(&self) -> bool {
315        *self == DTCH_A::_0
316    }
317    #[doc = "Checks if the value of the field is `_1`"]
318    #[inline(always)]
319    pub fn is_1(&self) -> bool {
320        *self == DTCH_A::_1
321    }
322}
323#[doc = "Field `DTCH` writer - USB Disconnection Detection Interrupt Status"]
324pub type DTCH_W<'a, const O: u8> = crate::BitWriter<'a, u16, INTSTS1_SPEC, DTCH_A, O>;
325impl<'a, const O: u8> DTCH_W<'a, O> {
326    #[doc = "No DTCH interrupt occurred"]
327    #[inline(always)]
328    pub fn _0(self) -> &'a mut W {
329        self.variant(DTCH_A::_0)
330    }
331    #[doc = "DTCH interrupt occurred"]
332    #[inline(always)]
333    pub fn _1(self) -> &'a mut W {
334        self.variant(DTCH_A::_1)
335    }
336}
337#[doc = "Field `BCHG` reader - USB Bus Change Interrupt Status"]
338pub type BCHG_R = crate::BitReader<BCHG_A>;
339#[doc = "USB Bus Change Interrupt Status\n\nValue on reset: 0"]
340#[derive(Clone, Copy, Debug, PartialEq, Eq)]
341pub enum BCHG_A {
342    #[doc = "0: No BCHG interrupt occurred"]
343    _0 = 0,
344    #[doc = "1: BCHG interrupt occurred"]
345    _1 = 1,
346}
347impl From<BCHG_A> for bool {
348    #[inline(always)]
349    fn from(variant: BCHG_A) -> Self {
350        variant as u8 != 0
351    }
352}
353impl BCHG_R {
354    #[doc = "Get enumerated values variant"]
355    #[inline(always)]
356    pub fn variant(&self) -> BCHG_A {
357        match self.bits {
358            false => BCHG_A::_0,
359            true => BCHG_A::_1,
360        }
361    }
362    #[doc = "Checks if the value of the field is `_0`"]
363    #[inline(always)]
364    pub fn is_0(&self) -> bool {
365        *self == BCHG_A::_0
366    }
367    #[doc = "Checks if the value of the field is `_1`"]
368    #[inline(always)]
369    pub fn is_1(&self) -> bool {
370        *self == BCHG_A::_1
371    }
372}
373#[doc = "Field `BCHG` writer - USB Bus Change Interrupt Status"]
374pub type BCHG_W<'a, const O: u8> = crate::BitWriter<'a, u16, INTSTS1_SPEC, BCHG_A, O>;
375impl<'a, const O: u8> BCHG_W<'a, O> {
376    #[doc = "No BCHG interrupt occurred"]
377    #[inline(always)]
378    pub fn _0(self) -> &'a mut W {
379        self.variant(BCHG_A::_0)
380    }
381    #[doc = "BCHG interrupt occurred"]
382    #[inline(always)]
383    pub fn _1(self) -> &'a mut W {
384        self.variant(BCHG_A::_1)
385    }
386}
387#[doc = "Field `OVRCR` reader - Overcurrent Input Change Interrupt Status"]
388pub type OVRCR_R = crate::BitReader<OVRCR_A>;
389#[doc = "Overcurrent Input Change Interrupt Status\n\nValue on reset: 0"]
390#[derive(Clone, Copy, Debug, PartialEq, Eq)]
391pub enum OVRCR_A {
392    #[doc = "0: No OVRCR interrupt occurred"]
393    _0 = 0,
394    #[doc = "1: OVRCR interrupt occurred"]
395    _1 = 1,
396}
397impl From<OVRCR_A> for bool {
398    #[inline(always)]
399    fn from(variant: OVRCR_A) -> Self {
400        variant as u8 != 0
401    }
402}
403impl OVRCR_R {
404    #[doc = "Get enumerated values variant"]
405    #[inline(always)]
406    pub fn variant(&self) -> OVRCR_A {
407        match self.bits {
408            false => OVRCR_A::_0,
409            true => OVRCR_A::_1,
410        }
411    }
412    #[doc = "Checks if the value of the field is `_0`"]
413    #[inline(always)]
414    pub fn is_0(&self) -> bool {
415        *self == OVRCR_A::_0
416    }
417    #[doc = "Checks if the value of the field is `_1`"]
418    #[inline(always)]
419    pub fn is_1(&self) -> bool {
420        *self == OVRCR_A::_1
421    }
422}
423#[doc = "Field `OVRCR` writer - Overcurrent Input Change Interrupt Status"]
424pub type OVRCR_W<'a, const O: u8> = crate::BitWriter<'a, u16, INTSTS1_SPEC, OVRCR_A, O>;
425impl<'a, const O: u8> OVRCR_W<'a, O> {
426    #[doc = "No OVRCR interrupt occurred"]
427    #[inline(always)]
428    pub fn _0(self) -> &'a mut W {
429        self.variant(OVRCR_A::_0)
430    }
431    #[doc = "OVRCR interrupt occurred"]
432    #[inline(always)]
433    pub fn _1(self) -> &'a mut W {
434        self.variant(OVRCR_A::_1)
435    }
436}
437impl R {
438    #[doc = "Bit 0 - PDDET Detection Interrupt Status Flag"]
439    #[inline(always)]
440    pub fn pddetint(&self) -> PDDETINT_R {
441        PDDETINT_R::new((self.bits & 1) != 0)
442    }
443    #[doc = "Bit 4 - Setup Transaction Normal Response Interrupt Status"]
444    #[inline(always)]
445    pub fn sack(&self) -> SACK_R {
446        SACK_R::new(((self.bits >> 4) & 1) != 0)
447    }
448    #[doc = "Bit 5 - Setup Transaction Error Interrupt Status"]
449    #[inline(always)]
450    pub fn sign(&self) -> SIGN_R {
451        SIGN_R::new(((self.bits >> 5) & 1) != 0)
452    }
453    #[doc = "Bit 6 - EOF Error Detection Interrupt Status"]
454    #[inline(always)]
455    pub fn eoferr(&self) -> EOFERR_R {
456        EOFERR_R::new(((self.bits >> 6) & 1) != 0)
457    }
458    #[doc = "Bit 11 - ATTCH Interrupt Status"]
459    #[inline(always)]
460    pub fn attch(&self) -> ATTCH_R {
461        ATTCH_R::new(((self.bits >> 11) & 1) != 0)
462    }
463    #[doc = "Bit 12 - USB Disconnection Detection Interrupt Status"]
464    #[inline(always)]
465    pub fn dtch(&self) -> DTCH_R {
466        DTCH_R::new(((self.bits >> 12) & 1) != 0)
467    }
468    #[doc = "Bit 14 - USB Bus Change Interrupt Status"]
469    #[inline(always)]
470    pub fn bchg(&self) -> BCHG_R {
471        BCHG_R::new(((self.bits >> 14) & 1) != 0)
472    }
473    #[doc = "Bit 15 - Overcurrent Input Change Interrupt Status"]
474    #[inline(always)]
475    pub fn ovrcr(&self) -> OVRCR_R {
476        OVRCR_R::new(((self.bits >> 15) & 1) != 0)
477    }
478}
479impl W {
480    #[doc = "Bit 0 - PDDET Detection Interrupt Status Flag"]
481    #[inline(always)]
482    #[must_use]
483    pub fn pddetint(&mut self) -> PDDETINT_W<0> {
484        PDDETINT_W::new(self)
485    }
486    #[doc = "Bit 4 - Setup Transaction Normal Response Interrupt Status"]
487    #[inline(always)]
488    #[must_use]
489    pub fn sack(&mut self) -> SACK_W<4> {
490        SACK_W::new(self)
491    }
492    #[doc = "Bit 5 - Setup Transaction Error Interrupt Status"]
493    #[inline(always)]
494    #[must_use]
495    pub fn sign(&mut self) -> SIGN_W<5> {
496        SIGN_W::new(self)
497    }
498    #[doc = "Bit 6 - EOF Error Detection Interrupt Status"]
499    #[inline(always)]
500    #[must_use]
501    pub fn eoferr(&mut self) -> EOFERR_W<6> {
502        EOFERR_W::new(self)
503    }
504    #[doc = "Bit 11 - ATTCH Interrupt Status"]
505    #[inline(always)]
506    #[must_use]
507    pub fn attch(&mut self) -> ATTCH_W<11> {
508        ATTCH_W::new(self)
509    }
510    #[doc = "Bit 12 - USB Disconnection Detection Interrupt Status"]
511    #[inline(always)]
512    #[must_use]
513    pub fn dtch(&mut self) -> DTCH_W<12> {
514        DTCH_W::new(self)
515    }
516    #[doc = "Bit 14 - USB Bus Change Interrupt Status"]
517    #[inline(always)]
518    #[must_use]
519    pub fn bchg(&mut self) -> BCHG_W<14> {
520        BCHG_W::new(self)
521    }
522    #[doc = "Bit 15 - Overcurrent Input Change Interrupt Status"]
523    #[inline(always)]
524    #[must_use]
525    pub fn ovrcr(&mut self) -> OVRCR_W<15> {
526        OVRCR_W::new(self)
527    }
528    #[doc = "Writes raw bits to the register."]
529    #[inline(always)]
530    pub unsafe fn bits(&mut self, bits: u16) -> &mut Self {
531        self.0.bits(bits);
532        self
533    }
534}
535#[doc = "Interrupt Status Register 1\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [intsts1](index.html) module"]
536pub struct INTSTS1_SPEC;
537impl crate::RegisterSpec for INTSTS1_SPEC {
538    type Ux = u16;
539}
540#[doc = "`read()` method returns [intsts1::R](R) reader structure"]
541impl crate::Readable for INTSTS1_SPEC {
542    type Reader = R;
543}
544#[doc = "`write(|w| ..)` method takes [intsts1::W](W) writer structure"]
545impl crate::Writable for INTSTS1_SPEC {
546    type Writer = W;
547    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
548    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
549}
550#[doc = "`reset()` method sets INTSTS1 to value 0"]
551impl crate::Resettable for INTSTS1_SPEC {
552    const RESET_VALUE: Self::Ux = 0;
553}