1#[doc = "Register `SEMR` reader"]
2pub struct R(crate::R<SEMR_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<SEMR_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<SEMR_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<SEMR_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `SEMR` writer"]
17pub struct W(crate::W<SEMR_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<SEMR_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<SEMR_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<SEMR_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `PADIS` reader - Preamble function Disable"]
38pub type PADIS_R = crate::BitReader<PADIS_A>;
39#[doc = "Preamble function Disable\n\nValue on reset: 0"]
40#[derive(Clone, Copy, Debug, PartialEq, Eq)]
41pub enum PADIS_A {
42 #[doc = "0: Preamble output function is enabled"]
43 _0 = 0,
44 #[doc = "1: Preamble output function is disabled These bits for the other SCI channels than SCIn (n = 0, 3, 4, 9) are reserved."]
45 _1 = 1,
46}
47impl From<PADIS_A> for bool {
48 #[inline(always)]
49 fn from(variant: PADIS_A) -> Self {
50 variant as u8 != 0
51 }
52}
53impl PADIS_R {
54 #[doc = "Get enumerated values variant"]
55 #[inline(always)]
56 pub fn variant(&self) -> PADIS_A {
57 match self.bits {
58 false => PADIS_A::_0,
59 true => PADIS_A::_1,
60 }
61 }
62 #[doc = "Checks if the value of the field is `_0`"]
63 #[inline(always)]
64 pub fn is_0(&self) -> bool {
65 *self == PADIS_A::_0
66 }
67 #[doc = "Checks if the value of the field is `_1`"]
68 #[inline(always)]
69 pub fn is_1(&self) -> bool {
70 *self == PADIS_A::_1
71 }
72}
73#[doc = "Field `PADIS` writer - Preamble function Disable"]
74pub type PADIS_W<'a, const O: u8> = crate::BitWriter<'a, u8, SEMR_SPEC, PADIS_A, O>;
75impl<'a, const O: u8> PADIS_W<'a, O> {
76 #[doc = "Preamble output function is enabled"]
77 #[inline(always)]
78 pub fn _0(self) -> &'a mut W {
79 self.variant(PADIS_A::_0)
80 }
81 #[doc = "Preamble output function is disabled These bits for the other SCI channels than SCIn (n = 0, 3, 4, 9) are reserved."]
82 #[inline(always)]
83 pub fn _1(self) -> &'a mut W {
84 self.variant(PADIS_A::_1)
85 }
86}
87#[doc = "Field `BRME` reader - Bit Rate Modulation Enable"]
88pub type BRME_R = crate::BitReader<BRME_A>;
89#[doc = "Bit Rate Modulation Enable\n\nValue on reset: 0"]
90#[derive(Clone, Copy, Debug, PartialEq, Eq)]
91pub enum BRME_A {
92 #[doc = "0: Disable bit rate modulation function"]
93 _0 = 0,
94 #[doc = "1: Enable bit rate modulation function"]
95 _1 = 1,
96}
97impl From<BRME_A> for bool {
98 #[inline(always)]
99 fn from(variant: BRME_A) -> Self {
100 variant as u8 != 0
101 }
102}
103impl BRME_R {
104 #[doc = "Get enumerated values variant"]
105 #[inline(always)]
106 pub fn variant(&self) -> BRME_A {
107 match self.bits {
108 false => BRME_A::_0,
109 true => BRME_A::_1,
110 }
111 }
112 #[doc = "Checks if the value of the field is `_0`"]
113 #[inline(always)]
114 pub fn is_0(&self) -> bool {
115 *self == BRME_A::_0
116 }
117 #[doc = "Checks if the value of the field is `_1`"]
118 #[inline(always)]
119 pub fn is_1(&self) -> bool {
120 *self == BRME_A::_1
121 }
122}
123#[doc = "Field `BRME` writer - Bit Rate Modulation Enable"]
124pub type BRME_W<'a, const O: u8> = crate::BitWriter<'a, u8, SEMR_SPEC, BRME_A, O>;
125impl<'a, const O: u8> BRME_W<'a, O> {
126 #[doc = "Disable bit rate modulation function"]
127 #[inline(always)]
128 pub fn _0(self) -> &'a mut W {
129 self.variant(BRME_A::_0)
130 }
131 #[doc = "Enable bit rate modulation function"]
132 #[inline(always)]
133 pub fn _1(self) -> &'a mut W {
134 self.variant(BRME_A::_1)
135 }
136}
137#[doc = "Field `ABCSE` reader - Asynchronous Mode Extended Base Clock Select 1"]
138pub type ABCSE_R = crate::BitReader<ABCSE_A>;
139#[doc = "Asynchronous Mode Extended Base Clock Select 1\n\nValue on reset: 0"]
140#[derive(Clone, Copy, Debug, PartialEq, Eq)]
141pub enum ABCSE_A {
142 #[doc = "0: Clock cycles for 1-bit period determined by combination of the BGDM and ABCS bits in the SEMR register"]
143 _0 = 0,
144 #[doc = "1: Baud rate is 6 base clock cycles for 1-bit period These bits for the other SCI channels than SCIn (n = 0, 3, 4, 9) are reserved."]
145 _1 = 1,
146}
147impl From<ABCSE_A> for bool {
148 #[inline(always)]
149 fn from(variant: ABCSE_A) -> Self {
150 variant as u8 != 0
151 }
152}
153impl ABCSE_R {
154 #[doc = "Get enumerated values variant"]
155 #[inline(always)]
156 pub fn variant(&self) -> ABCSE_A {
157 match self.bits {
158 false => ABCSE_A::_0,
159 true => ABCSE_A::_1,
160 }
161 }
162 #[doc = "Checks if the value of the field is `_0`"]
163 #[inline(always)]
164 pub fn is_0(&self) -> bool {
165 *self == ABCSE_A::_0
166 }
167 #[doc = "Checks if the value of the field is `_1`"]
168 #[inline(always)]
169 pub fn is_1(&self) -> bool {
170 *self == ABCSE_A::_1
171 }
172}
173#[doc = "Field `ABCSE` writer - Asynchronous Mode Extended Base Clock Select 1"]
174pub type ABCSE_W<'a, const O: u8> = crate::BitWriter<'a, u8, SEMR_SPEC, ABCSE_A, O>;
175impl<'a, const O: u8> ABCSE_W<'a, O> {
176 #[doc = "Clock cycles for 1-bit period determined by combination of the BGDM and ABCS bits in the SEMR register"]
177 #[inline(always)]
178 pub fn _0(self) -> &'a mut W {
179 self.variant(ABCSE_A::_0)
180 }
181 #[doc = "Baud rate is 6 base clock cycles for 1-bit period These bits for the other SCI channels than SCIn (n = 0, 3, 4, 9) are reserved."]
182 #[inline(always)]
183 pub fn _1(self) -> &'a mut W {
184 self.variant(ABCSE_A::_1)
185 }
186}
187#[doc = "Field `ABCS` reader - Asynchronous Mode Base Clock Select"]
188pub type ABCS_R = crate::BitReader<ABCS_A>;
189#[doc = "Asynchronous Mode Base Clock Select\n\nValue on reset: 0"]
190#[derive(Clone, Copy, Debug, PartialEq, Eq)]
191pub enum ABCS_A {
192 #[doc = "0: Select 16 base clock cycles for 1-bit period"]
193 _0 = 0,
194 #[doc = "1: Select 8 base clock cycles for 1-bit period"]
195 _1 = 1,
196}
197impl From<ABCS_A> for bool {
198 #[inline(always)]
199 fn from(variant: ABCS_A) -> Self {
200 variant as u8 != 0
201 }
202}
203impl ABCS_R {
204 #[doc = "Get enumerated values variant"]
205 #[inline(always)]
206 pub fn variant(&self) -> ABCS_A {
207 match self.bits {
208 false => ABCS_A::_0,
209 true => ABCS_A::_1,
210 }
211 }
212 #[doc = "Checks if the value of the field is `_0`"]
213 #[inline(always)]
214 pub fn is_0(&self) -> bool {
215 *self == ABCS_A::_0
216 }
217 #[doc = "Checks if the value of the field is `_1`"]
218 #[inline(always)]
219 pub fn is_1(&self) -> bool {
220 *self == ABCS_A::_1
221 }
222}
223#[doc = "Field `ABCS` writer - Asynchronous Mode Base Clock Select"]
224pub type ABCS_W<'a, const O: u8> = crate::BitWriter<'a, u8, SEMR_SPEC, ABCS_A, O>;
225impl<'a, const O: u8> ABCS_W<'a, O> {
226 #[doc = "Select 16 base clock cycles for 1-bit period"]
227 #[inline(always)]
228 pub fn _0(self) -> &'a mut W {
229 self.variant(ABCS_A::_0)
230 }
231 #[doc = "Select 8 base clock cycles for 1-bit period"]
232 #[inline(always)]
233 pub fn _1(self) -> &'a mut W {
234 self.variant(ABCS_A::_1)
235 }
236}
237#[doc = "Field `NFEN` reader - Digital Noise Filter Function Enable"]
238pub type NFEN_R = crate::BitReader<NFEN_A>;
239#[doc = "Digital Noise Filter Function Enable\n\nValue on reset: 0"]
240#[derive(Clone, Copy, Debug, PartialEq, Eq)]
241pub enum NFEN_A {
242 #[doc = "0: In asynchronous mode: Disable noise cancellation function for RXDn input signal In simple I2C mode: Disable noise cancellation function for SCLn and SDAn input signals"]
243 _0 = 0,
244 #[doc = "1: In asynchronous mode: Enable noise cancellation function for RXDn input signal In simple I2C mode: Enable noise cancellation function for SCLn and SDAn input signals"]
245 _1 = 1,
246}
247impl From<NFEN_A> for bool {
248 #[inline(always)]
249 fn from(variant: NFEN_A) -> Self {
250 variant as u8 != 0
251 }
252}
253impl NFEN_R {
254 #[doc = "Get enumerated values variant"]
255 #[inline(always)]
256 pub fn variant(&self) -> NFEN_A {
257 match self.bits {
258 false => NFEN_A::_0,
259 true => NFEN_A::_1,
260 }
261 }
262 #[doc = "Checks if the value of the field is `_0`"]
263 #[inline(always)]
264 pub fn is_0(&self) -> bool {
265 *self == NFEN_A::_0
266 }
267 #[doc = "Checks if the value of the field is `_1`"]
268 #[inline(always)]
269 pub fn is_1(&self) -> bool {
270 *self == NFEN_A::_1
271 }
272}
273#[doc = "Field `NFEN` writer - Digital Noise Filter Function Enable"]
274pub type NFEN_W<'a, const O: u8> = crate::BitWriter<'a, u8, SEMR_SPEC, NFEN_A, O>;
275impl<'a, const O: u8> NFEN_W<'a, O> {
276 #[doc = "In asynchronous mode: Disable noise cancellation function for RXDn input signal In simple I2C mode: Disable noise cancellation function for SCLn and SDAn input signals"]
277 #[inline(always)]
278 pub fn _0(self) -> &'a mut W {
279 self.variant(NFEN_A::_0)
280 }
281 #[doc = "In asynchronous mode: Enable noise cancellation function for RXDn input signal In simple I2C mode: Enable noise cancellation function for SCLn and SDAn input signals"]
282 #[inline(always)]
283 pub fn _1(self) -> &'a mut W {
284 self.variant(NFEN_A::_1)
285 }
286}
287#[doc = "Field `BGDM` reader - Baud Rate Generator Double-Speed Mode Select"]
288pub type BGDM_R = crate::BitReader<BGDM_A>;
289#[doc = "Baud Rate Generator Double-Speed Mode Select\n\nValue on reset: 0"]
290#[derive(Clone, Copy, Debug, PartialEq, Eq)]
291pub enum BGDM_A {
292 #[doc = "0: Output clock from baud rate generator with normal frequency"]
293 _0 = 0,
294 #[doc = "1: Output clock from baud rate generator with doubled frequency"]
295 _1 = 1,
296}
297impl From<BGDM_A> for bool {
298 #[inline(always)]
299 fn from(variant: BGDM_A) -> Self {
300 variant as u8 != 0
301 }
302}
303impl BGDM_R {
304 #[doc = "Get enumerated values variant"]
305 #[inline(always)]
306 pub fn variant(&self) -> BGDM_A {
307 match self.bits {
308 false => BGDM_A::_0,
309 true => BGDM_A::_1,
310 }
311 }
312 #[doc = "Checks if the value of the field is `_0`"]
313 #[inline(always)]
314 pub fn is_0(&self) -> bool {
315 *self == BGDM_A::_0
316 }
317 #[doc = "Checks if the value of the field is `_1`"]
318 #[inline(always)]
319 pub fn is_1(&self) -> bool {
320 *self == BGDM_A::_1
321 }
322}
323#[doc = "Field `BGDM` writer - Baud Rate Generator Double-Speed Mode Select"]
324pub type BGDM_W<'a, const O: u8> = crate::BitWriter<'a, u8, SEMR_SPEC, BGDM_A, O>;
325impl<'a, const O: u8> BGDM_W<'a, O> {
326 #[doc = "Output clock from baud rate generator with normal frequency"]
327 #[inline(always)]
328 pub fn _0(self) -> &'a mut W {
329 self.variant(BGDM_A::_0)
330 }
331 #[doc = "Output clock from baud rate generator with doubled frequency"]
332 #[inline(always)]
333 pub fn _1(self) -> &'a mut W {
334 self.variant(BGDM_A::_1)
335 }
336}
337#[doc = "Field `RXDESEL` reader - Asynchronous Start Bit Edge Detection Select"]
338pub type RXDESEL_R = crate::BitReader<RXDESEL_A>;
339#[doc = "Asynchronous Start Bit Edge Detection Select\n\nValue on reset: 0"]
340#[derive(Clone, Copy, Debug, PartialEq, Eq)]
341pub enum RXDESEL_A {
342 #[doc = "0: Detect low level on RXDn pin as start bit"]
343 _0 = 0,
344 #[doc = "1: Detect falling edge of RXDn pin as start bit"]
345 _1 = 1,
346}
347impl From<RXDESEL_A> for bool {
348 #[inline(always)]
349 fn from(variant: RXDESEL_A) -> Self {
350 variant as u8 != 0
351 }
352}
353impl RXDESEL_R {
354 #[doc = "Get enumerated values variant"]
355 #[inline(always)]
356 pub fn variant(&self) -> RXDESEL_A {
357 match self.bits {
358 false => RXDESEL_A::_0,
359 true => RXDESEL_A::_1,
360 }
361 }
362 #[doc = "Checks if the value of the field is `_0`"]
363 #[inline(always)]
364 pub fn is_0(&self) -> bool {
365 *self == RXDESEL_A::_0
366 }
367 #[doc = "Checks if the value of the field is `_1`"]
368 #[inline(always)]
369 pub fn is_1(&self) -> bool {
370 *self == RXDESEL_A::_1
371 }
372}
373#[doc = "Field `RXDESEL` writer - Asynchronous Start Bit Edge Detection Select"]
374pub type RXDESEL_W<'a, const O: u8> = crate::BitWriter<'a, u8, SEMR_SPEC, RXDESEL_A, O>;
375impl<'a, const O: u8> RXDESEL_W<'a, O> {
376 #[doc = "Detect low level on RXDn pin as start bit"]
377 #[inline(always)]
378 pub fn _0(self) -> &'a mut W {
379 self.variant(RXDESEL_A::_0)
380 }
381 #[doc = "Detect falling edge of RXDn pin as start bit"]
382 #[inline(always)]
383 pub fn _1(self) -> &'a mut W {
384 self.variant(RXDESEL_A::_1)
385 }
386}
387impl R {
388 #[doc = "Bit 1 - Preamble function Disable"]
389 #[inline(always)]
390 pub fn padis(&self) -> PADIS_R {
391 PADIS_R::new(((self.bits >> 1) & 1) != 0)
392 }
393 #[doc = "Bit 2 - Bit Rate Modulation Enable"]
394 #[inline(always)]
395 pub fn brme(&self) -> BRME_R {
396 BRME_R::new(((self.bits >> 2) & 1) != 0)
397 }
398 #[doc = "Bit 3 - Asynchronous Mode Extended Base Clock Select 1"]
399 #[inline(always)]
400 pub fn abcse(&self) -> ABCSE_R {
401 ABCSE_R::new(((self.bits >> 3) & 1) != 0)
402 }
403 #[doc = "Bit 4 - Asynchronous Mode Base Clock Select"]
404 #[inline(always)]
405 pub fn abcs(&self) -> ABCS_R {
406 ABCS_R::new(((self.bits >> 4) & 1) != 0)
407 }
408 #[doc = "Bit 5 - Digital Noise Filter Function Enable"]
409 #[inline(always)]
410 pub fn nfen(&self) -> NFEN_R {
411 NFEN_R::new(((self.bits >> 5) & 1) != 0)
412 }
413 #[doc = "Bit 6 - Baud Rate Generator Double-Speed Mode Select"]
414 #[inline(always)]
415 pub fn bgdm(&self) -> BGDM_R {
416 BGDM_R::new(((self.bits >> 6) & 1) != 0)
417 }
418 #[doc = "Bit 7 - Asynchronous Start Bit Edge Detection Select"]
419 #[inline(always)]
420 pub fn rxdesel(&self) -> RXDESEL_R {
421 RXDESEL_R::new(((self.bits >> 7) & 1) != 0)
422 }
423}
424impl W {
425 #[doc = "Bit 1 - Preamble function Disable"]
426 #[inline(always)]
427 #[must_use]
428 pub fn padis(&mut self) -> PADIS_W<1> {
429 PADIS_W::new(self)
430 }
431 #[doc = "Bit 2 - Bit Rate Modulation Enable"]
432 #[inline(always)]
433 #[must_use]
434 pub fn brme(&mut self) -> BRME_W<2> {
435 BRME_W::new(self)
436 }
437 #[doc = "Bit 3 - Asynchronous Mode Extended Base Clock Select 1"]
438 #[inline(always)]
439 #[must_use]
440 pub fn abcse(&mut self) -> ABCSE_W<3> {
441 ABCSE_W::new(self)
442 }
443 #[doc = "Bit 4 - Asynchronous Mode Base Clock Select"]
444 #[inline(always)]
445 #[must_use]
446 pub fn abcs(&mut self) -> ABCS_W<4> {
447 ABCS_W::new(self)
448 }
449 #[doc = "Bit 5 - Digital Noise Filter Function Enable"]
450 #[inline(always)]
451 #[must_use]
452 pub fn nfen(&mut self) -> NFEN_W<5> {
453 NFEN_W::new(self)
454 }
455 #[doc = "Bit 6 - Baud Rate Generator Double-Speed Mode Select"]
456 #[inline(always)]
457 #[must_use]
458 pub fn bgdm(&mut self) -> BGDM_W<6> {
459 BGDM_W::new(self)
460 }
461 #[doc = "Bit 7 - Asynchronous Start Bit Edge Detection Select"]
462 #[inline(always)]
463 #[must_use]
464 pub fn rxdesel(&mut self) -> RXDESEL_W<7> {
465 RXDESEL_W::new(self)
466 }
467 #[doc = "Writes raw bits to the register."]
468 #[inline(always)]
469 pub unsafe fn bits(&mut self, bits: u8) -> &mut Self {
470 self.0.bits(bits);
471 self
472 }
473}
474#[doc = "Serial Extended Mode Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [semr](index.html) module"]
475pub struct SEMR_SPEC;
476impl crate::RegisterSpec for SEMR_SPEC {
477 type Ux = u8;
478}
479#[doc = "`read()` method returns [semr::R](R) reader structure"]
480impl crate::Readable for SEMR_SPEC {
481 type Reader = R;
482}
483#[doc = "`write(|w| ..)` method takes [semr::W](W) writer structure"]
484impl crate::Writable for SEMR_SPEC {
485 type Writer = W;
486 const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
487 const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
488}
489#[doc = "`reset()` method sets SEMR to value 0"]
490impl crate::Resettable for SEMR_SPEC {
491 const RESET_VALUE: Self::Ux = 0;
492}