#[doc = "Register `PINASSIGN5` reader"]
pub struct R(crate::R<PINASSIGN5_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<PINASSIGN5_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<PINASSIGN5_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<PINASSIGN5_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `PINASSIGN5` writer"]
pub struct W(crate::W<PINASSIGN5_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<PINASSIGN5_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<PINASSIGN5_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<PINASSIGN5_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `SPI0_SSEL2_IO` reader - SPI0_SSEL2 function assignment. The value is the pin number to be assigned to this function. The following pins are available: PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
pub struct SPI0_SSEL2_IO_R(crate::FieldReader<u8, u8>);
impl SPI0_SSEL2_IO_R {
pub(crate) fn new(bits: u8) -> Self {
SPI0_SSEL2_IO_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for SPI0_SSEL2_IO_R {
type Target = crate::FieldReader<u8, u8>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `SPI0_SSEL2_IO` writer - SPI0_SSEL2 function assignment. The value is the pin number to be assigned to this function. The following pins are available: PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
pub struct SPI0_SSEL2_IO_W<'a> {
w: &'a mut W,
}
impl<'a> SPI0_SSEL2_IO_W<'a> {
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub unsafe fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !0xff) | (value as u32 & 0xff);
self.w
}
}
#[doc = "Field `SPI0_SSEL3_IO` reader - SPI0_SSEL3 function assignment. The value is the pin number to be assigned to this function. The following pins are available:PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
pub struct SPI0_SSEL3_IO_R(crate::FieldReader<u8, u8>);
impl SPI0_SSEL3_IO_R {
pub(crate) fn new(bits: u8) -> Self {
SPI0_SSEL3_IO_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for SPI0_SSEL3_IO_R {
type Target = crate::FieldReader<u8, u8>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `SPI0_SSEL3_IO` writer - SPI0_SSEL3 function assignment. The value is the pin number to be assigned to this function. The following pins are available:PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
pub struct SPI0_SSEL3_IO_W<'a> {
w: &'a mut W,
}
impl<'a> SPI0_SSEL3_IO_W<'a> {
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub unsafe fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0xff << 8)) | ((value as u32 & 0xff) << 8);
self.w
}
}
#[doc = "Field `SPI1_SCK_IO` reader - SPI1_SCK function assignment. The value is the pin number to be assigned to this function. The following pins are available: PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
pub struct SPI1_SCK_IO_R(crate::FieldReader<u8, u8>);
impl SPI1_SCK_IO_R {
pub(crate) fn new(bits: u8) -> Self {
SPI1_SCK_IO_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for SPI1_SCK_IO_R {
type Target = crate::FieldReader<u8, u8>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `SPI1_SCK_IO` writer - SPI1_SCK function assignment. The value is the pin number to be assigned to this function. The following pins are available: PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
pub struct SPI1_SCK_IO_W<'a> {
w: &'a mut W,
}
impl<'a> SPI1_SCK_IO_W<'a> {
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub unsafe fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0xff << 16)) | ((value as u32 & 0xff) << 16);
self.w
}
}
#[doc = "Field `SPI1_MOSI_IO` reader - SPI1_MOSI function assignment. The value is the pin number to be assigned to this function. The following pins are available: PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
pub struct SPI1_MOSI_IO_R(crate::FieldReader<u8, u8>);
impl SPI1_MOSI_IO_R {
pub(crate) fn new(bits: u8) -> Self {
SPI1_MOSI_IO_R(crate::FieldReader::new(bits))
}
}
impl core::ops::Deref for SPI1_MOSI_IO_R {
type Target = crate::FieldReader<u8, u8>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
#[doc = "Field `SPI1_MOSI_IO` writer - SPI1_MOSI function assignment. The value is the pin number to be assigned to this function. The following pins are available: PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
pub struct SPI1_MOSI_IO_W<'a> {
w: &'a mut W,
}
impl<'a> SPI1_MOSI_IO_W<'a> {
#[doc = r"Writes raw bits to the field"]
#[inline(always)]
pub unsafe fn bits(self, value: u8) -> &'a mut W {
self.w.bits = (self.w.bits & !(0xff << 24)) | ((value as u32 & 0xff) << 24);
self.w
}
}
impl R {
#[doc = "Bits 0:7 - SPI0_SSEL2 function assignment. The value is the pin number to be assigned to this function. The following pins are available: PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
#[inline(always)]
pub fn spi0_ssel2_io(&self) -> SPI0_SSEL2_IO_R {
SPI0_SSEL2_IO_R::new((self.bits & 0xff) as u8)
}
#[doc = "Bits 8:15 - SPI0_SSEL3 function assignment. The value is the pin number to be assigned to this function. The following pins are available:PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
#[inline(always)]
pub fn spi0_ssel3_io(&self) -> SPI0_SSEL3_IO_R {
SPI0_SSEL3_IO_R::new(((self.bits >> 8) & 0xff) as u8)
}
#[doc = "Bits 16:23 - SPI1_SCK function assignment. The value is the pin number to be assigned to this function. The following pins are available: PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
#[inline(always)]
pub fn spi1_sck_io(&self) -> SPI1_SCK_IO_R {
SPI1_SCK_IO_R::new(((self.bits >> 16) & 0xff) as u8)
}
#[doc = "Bits 24:31 - SPI1_MOSI function assignment. The value is the pin number to be assigned to this function. The following pins are available: PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
#[inline(always)]
pub fn spi1_mosi_io(&self) -> SPI1_MOSI_IO_R {
SPI1_MOSI_IO_R::new(((self.bits >> 24) & 0xff) as u8)
}
}
impl W {
#[doc = "Bits 0:7 - SPI0_SSEL2 function assignment. The value is the pin number to be assigned to this function. The following pins are available: PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
#[inline(always)]
pub fn spi0_ssel2_io(&mut self) -> SPI0_SSEL2_IO_W {
SPI0_SSEL2_IO_W { w: self }
}
#[doc = "Bits 8:15 - SPI0_SSEL3 function assignment. The value is the pin number to be assigned to this function. The following pins are available:PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
#[inline(always)]
pub fn spi0_ssel3_io(&mut self) -> SPI0_SSEL3_IO_W {
SPI0_SSEL3_IO_W { w: self }
}
#[doc = "Bits 16:23 - SPI1_SCK function assignment. The value is the pin number to be assigned to this function. The following pins are available: PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
#[inline(always)]
pub fn spi1_sck_io(&mut self) -> SPI1_SCK_IO_W {
SPI1_SCK_IO_W { w: self }
}
#[doc = "Bits 24:31 - SPI1_MOSI function assignment. The value is the pin number to be assigned to this function. The following pins are available: PIO0_0 (= 0) to PIO0_28 (= 0x1C)."]
#[inline(always)]
pub fn spi1_mosi_io(&mut self) -> SPI1_MOSI_IO_W {
SPI1_MOSI_IO_W { w: self }
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "Pin assign register 5. Assign movable functions SPI0_SSEL2, SPI0_SSEL3, SPI1_SCK, SPI1_MOSI\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [pinassign5](index.html) module"]
pub struct PINASSIGN5_SPEC;
impl crate::RegisterSpec for PINASSIGN5_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [pinassign5::R](R) reader structure"]
impl crate::Readable for PINASSIGN5_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [pinassign5::W](W) writer structure"]
impl crate::Writable for PINASSIGN5_SPEC {
type Writer = W;
}
#[doc = "`reset()` method sets PINASSIGN5 to value 0xffff_ffff"]
impl crate::Resettable for PINASSIGN5_SPEC {
#[inline(always)]
fn reset_value() -> Self::Ux {
0xffff_ffff
}
}