esp32p4/ecdsa/
sha_continue.rs1#[doc = "Register `SHA_CONTINUE` writer"]
2pub type W = crate::W<SHA_CONTINUE_SPEC>;
3#[doc = "Field `SHA_CONTINUE` writer - Write 1 to start the latter caculation of SHA Calculator in ECDSA Accelerator. This bit will be self-cleared after configuration."]
4pub type SHA_CONTINUE_W<'a, REG> = crate::BitWriter<'a, REG>;
5#[cfg(feature = "impl-register-debug")]
6impl core::fmt::Debug for crate::generic::Reg<SHA_CONTINUE_SPEC> {
7 fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
8 write!(f, "(not readable)")
9 }
10}
11impl W {
12 #[doc = "Bit 0 - Write 1 to start the latter caculation of SHA Calculator in ECDSA Accelerator. This bit will be self-cleared after configuration."]
13 #[inline(always)]
14 #[must_use]
15 pub fn sha_continue(&mut self) -> SHA_CONTINUE_W<SHA_CONTINUE_SPEC> {
16 SHA_CONTINUE_W::new(self, 0)
17 }
18}
19#[doc = "ECDSA control SHA register\n\nYou can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`sha_continue::W`](W). See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
20pub struct SHA_CONTINUE_SPEC;
21impl crate::RegisterSpec for SHA_CONTINUE_SPEC {
22 type Ux = u32;
23}
24#[doc = "`write(|w| ..)` method takes [`sha_continue::W`](W) writer structure"]
25impl crate::Writable for SHA_CONTINUE_SPEC {
26 type Safety = crate::Unsafe;
27 const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
28 const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
29}
30#[doc = "`reset()` method sets SHA_CONTINUE to value 0"]
31impl crate::Resettable for SHA_CONTINUE_SPEC {
32 const RESET_VALUE: u32 = 0;
33}