esp32p4 0.2.0

Peripheral access crate for the ESP32-P4
Documentation
#[doc = "Register `ETM_TASK_P10_CFG` reader"]
pub type R = crate::R<ETM_TASK_P10_CFG_SPEC>;
#[doc = "Register `ETM_TASK_P10_CFG` writer"]
pub type W = crate::W<ETM_TASK_P10_CFG_SPEC>;
#[doc = "Field `ETM_TASK_GPIO40_EN` reader - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO40_EN_R = crate::BitReader;
#[doc = "Field `ETM_TASK_GPIO40_EN` writer - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO40_EN_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ETM_TASK_GPIO40_SEL` reader - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO40_SEL_R = crate::FieldReader;
#[doc = "Field `ETM_TASK_GPIO40_SEL` writer - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO40_SEL_W<'a, REG> = crate::FieldWriter<'a, REG, 3>;
#[doc = "Field `ETM_TASK_GPIO41_EN` reader - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO41_EN_R = crate::BitReader;
#[doc = "Field `ETM_TASK_GPIO41_EN` writer - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO41_EN_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ETM_TASK_GPIO41_SEL` reader - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO41_SEL_R = crate::FieldReader;
#[doc = "Field `ETM_TASK_GPIO41_SEL` writer - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO41_SEL_W<'a, REG> = crate::FieldWriter<'a, REG, 3>;
#[doc = "Field `ETM_TASK_GPIO42_EN` reader - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO42_EN_R = crate::BitReader;
#[doc = "Field `ETM_TASK_GPIO42_EN` writer - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO42_EN_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ETM_TASK_GPIO42_SEL` reader - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO42_SEL_R = crate::FieldReader;
#[doc = "Field `ETM_TASK_GPIO42_SEL` writer - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO42_SEL_W<'a, REG> = crate::FieldWriter<'a, REG, 3>;
#[doc = "Field `ETM_TASK_GPIO43_EN` reader - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO43_EN_R = crate::BitReader;
#[doc = "Field `ETM_TASK_GPIO43_EN` writer - Enable bit of GPIO response etm task."]
pub type ETM_TASK_GPIO43_EN_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ETM_TASK_GPIO43_SEL` reader - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO43_SEL_R = crate::FieldReader;
#[doc = "Field `ETM_TASK_GPIO43_SEL` writer - GPIO choose a etm task channel."]
pub type ETM_TASK_GPIO43_SEL_W<'a, REG> = crate::FieldWriter<'a, REG, 3>;
impl R {
    #[doc = "Bit 0 - Enable bit of GPIO response etm task."]
    #[inline(always)]
    pub fn etm_task_gpio40_en(&self) -> ETM_TASK_GPIO40_EN_R {
        ETM_TASK_GPIO40_EN_R::new((self.bits & 1) != 0)
    }
    #[doc = "Bits 1:3 - GPIO choose a etm task channel."]
    #[inline(always)]
    pub fn etm_task_gpio40_sel(&self) -> ETM_TASK_GPIO40_SEL_R {
        ETM_TASK_GPIO40_SEL_R::new(((self.bits >> 1) & 7) as u8)
    }
    #[doc = "Bit 8 - Enable bit of GPIO response etm task."]
    #[inline(always)]
    pub fn etm_task_gpio41_en(&self) -> ETM_TASK_GPIO41_EN_R {
        ETM_TASK_GPIO41_EN_R::new(((self.bits >> 8) & 1) != 0)
    }
    #[doc = "Bits 9:11 - GPIO choose a etm task channel."]
    #[inline(always)]
    pub fn etm_task_gpio41_sel(&self) -> ETM_TASK_GPIO41_SEL_R {
        ETM_TASK_GPIO41_SEL_R::new(((self.bits >> 9) & 7) as u8)
    }
    #[doc = "Bit 16 - Enable bit of GPIO response etm task."]
    #[inline(always)]
    pub fn etm_task_gpio42_en(&self) -> ETM_TASK_GPIO42_EN_R {
        ETM_TASK_GPIO42_EN_R::new(((self.bits >> 16) & 1) != 0)
    }
    #[doc = "Bits 17:19 - GPIO choose a etm task channel."]
    #[inline(always)]
    pub fn etm_task_gpio42_sel(&self) -> ETM_TASK_GPIO42_SEL_R {
        ETM_TASK_GPIO42_SEL_R::new(((self.bits >> 17) & 7) as u8)
    }
    #[doc = "Bit 24 - Enable bit of GPIO response etm task."]
    #[inline(always)]
    pub fn etm_task_gpio43_en(&self) -> ETM_TASK_GPIO43_EN_R {
        ETM_TASK_GPIO43_EN_R::new(((self.bits >> 24) & 1) != 0)
    }
    #[doc = "Bits 25:27 - GPIO choose a etm task channel."]
    #[inline(always)]
    pub fn etm_task_gpio43_sel(&self) -> ETM_TASK_GPIO43_SEL_R {
        ETM_TASK_GPIO43_SEL_R::new(((self.bits >> 25) & 7) as u8)
    }
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
        f.debug_struct("ETM_TASK_P10_CFG")
            .field(
                "etm_task_gpio40_en",
                &format_args!("{}", self.etm_task_gpio40_en().bit()),
            )
            .field(
                "etm_task_gpio40_sel",
                &format_args!("{}", self.etm_task_gpio40_sel().bits()),
            )
            .field(
                "etm_task_gpio41_en",
                &format_args!("{}", self.etm_task_gpio41_en().bit()),
            )
            .field(
                "etm_task_gpio41_sel",
                &format_args!("{}", self.etm_task_gpio41_sel().bits()),
            )
            .field(
                "etm_task_gpio42_en",
                &format_args!("{}", self.etm_task_gpio42_en().bit()),
            )
            .field(
                "etm_task_gpio42_sel",
                &format_args!("{}", self.etm_task_gpio42_sel().bits()),
            )
            .field(
                "etm_task_gpio43_en",
                &format_args!("{}", self.etm_task_gpio43_en().bit()),
            )
            .field(
                "etm_task_gpio43_sel",
                &format_args!("{}", self.etm_task_gpio43_sel().bits()),
            )
            .finish()
    }
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for crate::generic::Reg<ETM_TASK_P10_CFG_SPEC> {
    fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
        core::fmt::Debug::fmt(&self.read(), f)
    }
}
impl W {
    #[doc = "Bit 0 - Enable bit of GPIO response etm task."]
    #[inline(always)]
    #[must_use]
    pub fn etm_task_gpio40_en(&mut self) -> ETM_TASK_GPIO40_EN_W<ETM_TASK_P10_CFG_SPEC> {
        ETM_TASK_GPIO40_EN_W::new(self, 0)
    }
    #[doc = "Bits 1:3 - GPIO choose a etm task channel."]
    #[inline(always)]
    #[must_use]
    pub fn etm_task_gpio40_sel(&mut self) -> ETM_TASK_GPIO40_SEL_W<ETM_TASK_P10_CFG_SPEC> {
        ETM_TASK_GPIO40_SEL_W::new(self, 1)
    }
    #[doc = "Bit 8 - Enable bit of GPIO response etm task."]
    #[inline(always)]
    #[must_use]
    pub fn etm_task_gpio41_en(&mut self) -> ETM_TASK_GPIO41_EN_W<ETM_TASK_P10_CFG_SPEC> {
        ETM_TASK_GPIO41_EN_W::new(self, 8)
    }
    #[doc = "Bits 9:11 - GPIO choose a etm task channel."]
    #[inline(always)]
    #[must_use]
    pub fn etm_task_gpio41_sel(&mut self) -> ETM_TASK_GPIO41_SEL_W<ETM_TASK_P10_CFG_SPEC> {
        ETM_TASK_GPIO41_SEL_W::new(self, 9)
    }
    #[doc = "Bit 16 - Enable bit of GPIO response etm task."]
    #[inline(always)]
    #[must_use]
    pub fn etm_task_gpio42_en(&mut self) -> ETM_TASK_GPIO42_EN_W<ETM_TASK_P10_CFG_SPEC> {
        ETM_TASK_GPIO42_EN_W::new(self, 16)
    }
    #[doc = "Bits 17:19 - GPIO choose a etm task channel."]
    #[inline(always)]
    #[must_use]
    pub fn etm_task_gpio42_sel(&mut self) -> ETM_TASK_GPIO42_SEL_W<ETM_TASK_P10_CFG_SPEC> {
        ETM_TASK_GPIO42_SEL_W::new(self, 17)
    }
    #[doc = "Bit 24 - Enable bit of GPIO response etm task."]
    #[inline(always)]
    #[must_use]
    pub fn etm_task_gpio43_en(&mut self) -> ETM_TASK_GPIO43_EN_W<ETM_TASK_P10_CFG_SPEC> {
        ETM_TASK_GPIO43_EN_W::new(self, 24)
    }
    #[doc = "Bits 25:27 - GPIO choose a etm task channel."]
    #[inline(always)]
    #[must_use]
    pub fn etm_task_gpio43_sel(&mut self) -> ETM_TASK_GPIO43_SEL_W<ETM_TASK_P10_CFG_SPEC> {
        ETM_TASK_GPIO43_SEL_W::new(self, 25)
    }
}
#[doc = "Etm Configure Register to decide which GPIO been chosen\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`etm_task_p10_cfg::R`](R).  You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`etm_task_p10_cfg::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct ETM_TASK_P10_CFG_SPEC;
impl crate::RegisterSpec for ETM_TASK_P10_CFG_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [`etm_task_p10_cfg::R`](R) reader structure"]
impl crate::Readable for ETM_TASK_P10_CFG_SPEC {}
#[doc = "`write(|w| ..)` method takes [`etm_task_p10_cfg::W`](W) writer structure"]
impl crate::Writable for ETM_TASK_P10_CFG_SPEC {
    type Safety = crate::Unsafe;
    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
#[doc = "`reset()` method sets ETM_TASK_P10_CFG to value 0"]
impl crate::Resettable for ETM_TASK_P10_CFG_SPEC {
    const RESET_VALUE: u32 = 0;
}