esp32c5 0.2.2

Peripheral access crate for the ESP32-C5
Documentation
#[doc = "Register `TIMERGROUP_WDT_CONF` reader"]
pub type R = crate::R<TIMERGROUP_WDT_CONF_SPEC>;
#[doc = "Register `TIMERGROUP_WDT_CONF` writer"]
pub type W = crate::W<TIMERGROUP_WDT_CONF_SPEC>;
#[doc = "Field `TG0_WDT_RST_EN` reader - Set 0 to reset timer_group0 wdt module"]
pub type TG0_WDT_RST_EN_R = crate::BitReader;
#[doc = "Field `TG0_WDT_RST_EN` writer - Set 0 to reset timer_group0 wdt module"]
pub type TG0_WDT_RST_EN_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `TG1_WDT_RST_EN` reader - Set 0 to reset timer_group1 wdt module"]
pub type TG1_WDT_RST_EN_R = crate::BitReader;
#[doc = "Field `TG1_WDT_RST_EN` writer - Set 0 to reset timer_group1 wdt module"]
pub type TG1_WDT_RST_EN_W<'a, REG> = crate::BitWriter<'a, REG>;
impl R {
    #[doc = "Bit 0 - Set 0 to reset timer_group0 wdt module"]
    #[inline(always)]
    pub fn tg0_wdt_rst_en(&self) -> TG0_WDT_RST_EN_R {
        TG0_WDT_RST_EN_R::new((self.bits & 1) != 0)
    }
    #[doc = "Bit 1 - Set 0 to reset timer_group1 wdt module"]
    #[inline(always)]
    pub fn tg1_wdt_rst_en(&self) -> TG1_WDT_RST_EN_R {
        TG1_WDT_RST_EN_R::new(((self.bits >> 1) & 1) != 0)
    }
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
        f.debug_struct("TIMERGROUP_WDT_CONF")
            .field("tg0_wdt_rst_en", &self.tg0_wdt_rst_en())
            .field("tg1_wdt_rst_en", &self.tg1_wdt_rst_en())
            .finish()
    }
}
impl W {
    #[doc = "Bit 0 - Set 0 to reset timer_group0 wdt module"]
    #[inline(always)]
    pub fn tg0_wdt_rst_en(&mut self) -> TG0_WDT_RST_EN_W<'_, TIMERGROUP_WDT_CONF_SPEC> {
        TG0_WDT_RST_EN_W::new(self, 0)
    }
    #[doc = "Bit 1 - Set 0 to reset timer_group1 wdt module"]
    #[inline(always)]
    pub fn tg1_wdt_rst_en(&mut self) -> TG1_WDT_RST_EN_W<'_, TIMERGROUP_WDT_CONF_SPEC> {
        TG1_WDT_RST_EN_W::new(self, 1)
    }
}
#[doc = "TIMERGROUP_WDT configuration register\n\nYou can [`read`](crate::Reg::read) this register and get [`timergroup_wdt_conf::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`timergroup_wdt_conf::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct TIMERGROUP_WDT_CONF_SPEC;
impl crate::RegisterSpec for TIMERGROUP_WDT_CONF_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [`timergroup_wdt_conf::R`](R) reader structure"]
impl crate::Readable for TIMERGROUP_WDT_CONF_SPEC {}
#[doc = "`write(|w| ..)` method takes [`timergroup_wdt_conf::W`](W) writer structure"]
impl crate::Writable for TIMERGROUP_WDT_CONF_SPEC {
    type Safety = crate::Unsafe;
}
#[doc = "`reset()` method sets TIMERGROUP_WDT_CONF to value 0"]
impl crate::Resettable for TIMERGROUP_WDT_CONF_SPEC {}