esp32c5 0.2.1

Peripheral access crate for the ESP32-C5
Documentation
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
#[doc = "Register `TASK_ST3` reader"]
pub type R = crate::R<TASK_ST3_SPEC>;
#[doc = "Register `TASK_ST3` writer"]
pub type W = crate::W<TASK_ST3_SPEC>;
#[doc = "Field `TG1_TASK_ALARM_START_TIMER1_ST` reader - Represents TG1_task_alarm_start_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type TG1_TASK_ALARM_START_TIMER1_ST_R = crate::BitReader;
#[doc = "Field `TG1_TASK_ALARM_START_TIMER1_ST` writer - Represents TG1_task_alarm_start_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type TG1_TASK_ALARM_START_TIMER1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `TG1_TASK_CNT_STOP_TIMER1_ST` reader - Represents TG1_task_cnt_stop_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type TG1_TASK_CNT_STOP_TIMER1_ST_R = crate::BitReader;
#[doc = "Field `TG1_TASK_CNT_STOP_TIMER1_ST` writer - Represents TG1_task_cnt_stop_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type TG1_TASK_CNT_STOP_TIMER1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `TG1_TASK_CNT_RELOAD_TIMER1_ST` reader - Represents TG1_task_cnt_reload_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type TG1_TASK_CNT_RELOAD_TIMER1_ST_R = crate::BitReader;
#[doc = "Field `TG1_TASK_CNT_RELOAD_TIMER1_ST` writer - Represents TG1_task_cnt_reload_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type TG1_TASK_CNT_RELOAD_TIMER1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `TG1_TASK_CNT_CAP_TIMER1_ST` reader - Represents TG1_task_cnt_cap_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type TG1_TASK_CNT_CAP_TIMER1_ST_R = crate::BitReader;
#[doc = "Field `TG1_TASK_CNT_CAP_TIMER1_ST` writer - Represents TG1_task_cnt_cap_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type TG1_TASK_CNT_CAP_TIMER1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_CMPR0_A_UP_ST` reader - Represents MCPWM0_task_cmpr0_a_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CMPR0_A_UP_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_CMPR0_A_UP_ST` writer - Represents MCPWM0_task_cmpr0_a_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CMPR0_A_UP_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_CMPR1_A_UP_ST` reader - Represents MCPWM0_task_cmpr1_a_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CMPR1_A_UP_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_CMPR1_A_UP_ST` writer - Represents MCPWM0_task_cmpr1_a_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CMPR1_A_UP_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_CMPR2_A_UP_ST` reader - Represents MCPWM0_task_cmpr2_a_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CMPR2_A_UP_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_CMPR2_A_UP_ST` writer - Represents MCPWM0_task_cmpr2_a_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CMPR2_A_UP_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_CMPR0_B_UP_ST` reader - Represents MCPWM0_task_cmpr0_b_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CMPR0_B_UP_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_CMPR0_B_UP_ST` writer - Represents MCPWM0_task_cmpr0_b_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CMPR0_B_UP_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_CMPR1_B_UP_ST` reader - Represents MCPWM0_task_cmpr1_b_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CMPR1_B_UP_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_CMPR1_B_UP_ST` writer - Represents MCPWM0_task_cmpr1_b_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CMPR1_B_UP_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_CMPR2_B_UP_ST` reader - Represents MCPWM0_task_cmpr2_b_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CMPR2_B_UP_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_CMPR2_B_UP_ST` writer - Represents MCPWM0_task_cmpr2_b_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CMPR2_B_UP_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_GEN_STOP_ST` reader - Represents MCPWM0_task_gen_stop trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_GEN_STOP_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_GEN_STOP_ST` writer - Represents MCPWM0_task_gen_stop trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_GEN_STOP_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_TIMER0_SYN_ST` reader - Represents MCPWM0_task_timer0_syn trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TIMER0_SYN_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_TIMER0_SYN_ST` writer - Represents MCPWM0_task_timer0_syn trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TIMER0_SYN_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_TIMER1_SYN_ST` reader - Represents MCPWM0_task_timer1_syn trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TIMER1_SYN_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_TIMER1_SYN_ST` writer - Represents MCPWM0_task_timer1_syn trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TIMER1_SYN_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_TIMER2_SYN_ST` reader - Represents MCPWM0_task_timer2_syn trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TIMER2_SYN_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_TIMER2_SYN_ST` writer - Represents MCPWM0_task_timer2_syn trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TIMER2_SYN_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_TIMER0_PERIOD_UP_ST` reader - Represents MCPWM0_task_timer0_period_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TIMER0_PERIOD_UP_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_TIMER0_PERIOD_UP_ST` writer - Represents MCPWM0_task_timer0_period_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TIMER0_PERIOD_UP_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_TIMER1_PERIOD_UP_ST` reader - Represents MCPWM0_task_timer1_period_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TIMER1_PERIOD_UP_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_TIMER1_PERIOD_UP_ST` writer - Represents MCPWM0_task_timer1_period_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TIMER1_PERIOD_UP_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_TIMER2_PERIOD_UP_ST` reader - Represents MCPWM0_task_timer2_period_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TIMER2_PERIOD_UP_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_TIMER2_PERIOD_UP_ST` writer - Represents MCPWM0_task_timer2_period_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TIMER2_PERIOD_UP_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_TZ0_OST_ST` reader - Represents MCPWM0_task_tz0_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TZ0_OST_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_TZ0_OST_ST` writer - Represents MCPWM0_task_tz0_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TZ0_OST_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_TZ1_OST_ST` reader - Represents MCPWM0_task_tz1_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TZ1_OST_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_TZ1_OST_ST` writer - Represents MCPWM0_task_tz1_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TZ1_OST_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_TZ2_OST_ST` reader - Represents MCPWM0_task_tz2_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TZ2_OST_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_TZ2_OST_ST` writer - Represents MCPWM0_task_tz2_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_TZ2_OST_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_CLR0_OST_ST` reader - Represents MCPWM0_task_clr0_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CLR0_OST_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_CLR0_OST_ST` writer - Represents MCPWM0_task_clr0_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CLR0_OST_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_CLR1_OST_ST` reader - Represents MCPWM0_task_clr1_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CLR1_OST_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_CLR1_OST_ST` writer - Represents MCPWM0_task_clr1_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CLR1_OST_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_CLR2_OST_ST` reader - Represents MCPWM0_task_clr2_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CLR2_OST_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_CLR2_OST_ST` writer - Represents MCPWM0_task_clr2_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CLR2_OST_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_CAP0_ST` reader - Represents MCPWM0_task_cap0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CAP0_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_CAP0_ST` writer - Represents MCPWM0_task_cap0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CAP0_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_CAP1_ST` reader - Represents MCPWM0_task_cap1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CAP1_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_CAP1_ST` writer - Represents MCPWM0_task_cap1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CAP1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `MCPWM0_TASK_CAP2_ST` reader - Represents MCPWM0_task_cap2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CAP2_ST_R = crate::BitReader;
#[doc = "Field `MCPWM0_TASK_CAP2_ST` writer - Represents MCPWM0_task_cap2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type MCPWM0_TASK_CAP2_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ADC_TASK_SAMPLE0_ST` reader - Represents ADC_task_sample0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_TASK_SAMPLE0_ST_R = crate::BitReader;
#[doc = "Field `ADC_TASK_SAMPLE0_ST` writer - Represents ADC_task_sample0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_TASK_SAMPLE0_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ADC_TASK_SAMPLE1_ST` reader - Represents ADC_task_sample1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_TASK_SAMPLE1_ST_R = crate::BitReader;
#[doc = "Field `ADC_TASK_SAMPLE1_ST` writer - Represents ADC_task_sample1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_TASK_SAMPLE1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ADC_TASK_START0_ST` reader - Represents ADC_task_start0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_TASK_START0_ST_R = crate::BitReader;
#[doc = "Field `ADC_TASK_START0_ST` writer - Represents ADC_task_start0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_TASK_START0_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `ADC_TASK_STOP0_ST` reader - Represents ADC_task_stop0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_TASK_STOP0_ST_R = crate::BitReader;
#[doc = "Field `ADC_TASK_STOP0_ST` writer - Represents ADC_task_stop0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type ADC_TASK_STOP0_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `REGDMA_TASK_START0_ST` reader - Represents REGDMA_task_start0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type REGDMA_TASK_START0_ST_R = crate::BitReader;
#[doc = "Field `REGDMA_TASK_START0_ST` writer - Represents REGDMA_task_start0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type REGDMA_TASK_START0_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `REGDMA_TASK_START1_ST` reader - Represents REGDMA_task_start1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type REGDMA_TASK_START1_ST_R = crate::BitReader;
#[doc = "Field `REGDMA_TASK_START1_ST` writer - Represents REGDMA_task_start1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
pub type REGDMA_TASK_START1_ST_W<'a, REG> = crate::BitWriter<'a, REG>;
impl R {
    #[doc = "Bit 0 - Represents TG1_task_alarm_start_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn tg1_task_alarm_start_timer1_st(&self) -> TG1_TASK_ALARM_START_TIMER1_ST_R {
        TG1_TASK_ALARM_START_TIMER1_ST_R::new((self.bits & 1) != 0)
    }
    #[doc = "Bit 1 - Represents TG1_task_cnt_stop_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn tg1_task_cnt_stop_timer1_st(&self) -> TG1_TASK_CNT_STOP_TIMER1_ST_R {
        TG1_TASK_CNT_STOP_TIMER1_ST_R::new(((self.bits >> 1) & 1) != 0)
    }
    #[doc = "Bit 2 - Represents TG1_task_cnt_reload_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn tg1_task_cnt_reload_timer1_st(&self) -> TG1_TASK_CNT_RELOAD_TIMER1_ST_R {
        TG1_TASK_CNT_RELOAD_TIMER1_ST_R::new(((self.bits >> 2) & 1) != 0)
    }
    #[doc = "Bit 3 - Represents TG1_task_cnt_cap_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn tg1_task_cnt_cap_timer1_st(&self) -> TG1_TASK_CNT_CAP_TIMER1_ST_R {
        TG1_TASK_CNT_CAP_TIMER1_ST_R::new(((self.bits >> 3) & 1) != 0)
    }
    #[doc = "Bit 4 - Represents MCPWM0_task_cmpr0_a_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cmpr0_a_up_st(&self) -> MCPWM0_TASK_CMPR0_A_UP_ST_R {
        MCPWM0_TASK_CMPR0_A_UP_ST_R::new(((self.bits >> 4) & 1) != 0)
    }
    #[doc = "Bit 5 - Represents MCPWM0_task_cmpr1_a_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cmpr1_a_up_st(&self) -> MCPWM0_TASK_CMPR1_A_UP_ST_R {
        MCPWM0_TASK_CMPR1_A_UP_ST_R::new(((self.bits >> 5) & 1) != 0)
    }
    #[doc = "Bit 6 - Represents MCPWM0_task_cmpr2_a_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cmpr2_a_up_st(&self) -> MCPWM0_TASK_CMPR2_A_UP_ST_R {
        MCPWM0_TASK_CMPR2_A_UP_ST_R::new(((self.bits >> 6) & 1) != 0)
    }
    #[doc = "Bit 7 - Represents MCPWM0_task_cmpr0_b_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cmpr0_b_up_st(&self) -> MCPWM0_TASK_CMPR0_B_UP_ST_R {
        MCPWM0_TASK_CMPR0_B_UP_ST_R::new(((self.bits >> 7) & 1) != 0)
    }
    #[doc = "Bit 8 - Represents MCPWM0_task_cmpr1_b_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cmpr1_b_up_st(&self) -> MCPWM0_TASK_CMPR1_B_UP_ST_R {
        MCPWM0_TASK_CMPR1_B_UP_ST_R::new(((self.bits >> 8) & 1) != 0)
    }
    #[doc = "Bit 9 - Represents MCPWM0_task_cmpr2_b_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cmpr2_b_up_st(&self) -> MCPWM0_TASK_CMPR2_B_UP_ST_R {
        MCPWM0_TASK_CMPR2_B_UP_ST_R::new(((self.bits >> 9) & 1) != 0)
    }
    #[doc = "Bit 10 - Represents MCPWM0_task_gen_stop trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_gen_stop_st(&self) -> MCPWM0_TASK_GEN_STOP_ST_R {
        MCPWM0_TASK_GEN_STOP_ST_R::new(((self.bits >> 10) & 1) != 0)
    }
    #[doc = "Bit 11 - Represents MCPWM0_task_timer0_syn trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_timer0_syn_st(&self) -> MCPWM0_TASK_TIMER0_SYN_ST_R {
        MCPWM0_TASK_TIMER0_SYN_ST_R::new(((self.bits >> 11) & 1) != 0)
    }
    #[doc = "Bit 12 - Represents MCPWM0_task_timer1_syn trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_timer1_syn_st(&self) -> MCPWM0_TASK_TIMER1_SYN_ST_R {
        MCPWM0_TASK_TIMER1_SYN_ST_R::new(((self.bits >> 12) & 1) != 0)
    }
    #[doc = "Bit 13 - Represents MCPWM0_task_timer2_syn trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_timer2_syn_st(&self) -> MCPWM0_TASK_TIMER2_SYN_ST_R {
        MCPWM0_TASK_TIMER2_SYN_ST_R::new(((self.bits >> 13) & 1) != 0)
    }
    #[doc = "Bit 14 - Represents MCPWM0_task_timer0_period_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_timer0_period_up_st(&self) -> MCPWM0_TASK_TIMER0_PERIOD_UP_ST_R {
        MCPWM0_TASK_TIMER0_PERIOD_UP_ST_R::new(((self.bits >> 14) & 1) != 0)
    }
    #[doc = "Bit 15 - Represents MCPWM0_task_timer1_period_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_timer1_period_up_st(&self) -> MCPWM0_TASK_TIMER1_PERIOD_UP_ST_R {
        MCPWM0_TASK_TIMER1_PERIOD_UP_ST_R::new(((self.bits >> 15) & 1) != 0)
    }
    #[doc = "Bit 16 - Represents MCPWM0_task_timer2_period_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_timer2_period_up_st(&self) -> MCPWM0_TASK_TIMER2_PERIOD_UP_ST_R {
        MCPWM0_TASK_TIMER2_PERIOD_UP_ST_R::new(((self.bits >> 16) & 1) != 0)
    }
    #[doc = "Bit 17 - Represents MCPWM0_task_tz0_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_tz0_ost_st(&self) -> MCPWM0_TASK_TZ0_OST_ST_R {
        MCPWM0_TASK_TZ0_OST_ST_R::new(((self.bits >> 17) & 1) != 0)
    }
    #[doc = "Bit 18 - Represents MCPWM0_task_tz1_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_tz1_ost_st(&self) -> MCPWM0_TASK_TZ1_OST_ST_R {
        MCPWM0_TASK_TZ1_OST_ST_R::new(((self.bits >> 18) & 1) != 0)
    }
    #[doc = "Bit 19 - Represents MCPWM0_task_tz2_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_tz2_ost_st(&self) -> MCPWM0_TASK_TZ2_OST_ST_R {
        MCPWM0_TASK_TZ2_OST_ST_R::new(((self.bits >> 19) & 1) != 0)
    }
    #[doc = "Bit 20 - Represents MCPWM0_task_clr0_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_clr0_ost_st(&self) -> MCPWM0_TASK_CLR0_OST_ST_R {
        MCPWM0_TASK_CLR0_OST_ST_R::new(((self.bits >> 20) & 1) != 0)
    }
    #[doc = "Bit 21 - Represents MCPWM0_task_clr1_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_clr1_ost_st(&self) -> MCPWM0_TASK_CLR1_OST_ST_R {
        MCPWM0_TASK_CLR1_OST_ST_R::new(((self.bits >> 21) & 1) != 0)
    }
    #[doc = "Bit 22 - Represents MCPWM0_task_clr2_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_clr2_ost_st(&self) -> MCPWM0_TASK_CLR2_OST_ST_R {
        MCPWM0_TASK_CLR2_OST_ST_R::new(((self.bits >> 22) & 1) != 0)
    }
    #[doc = "Bit 23 - Represents MCPWM0_task_cap0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cap0_st(&self) -> MCPWM0_TASK_CAP0_ST_R {
        MCPWM0_TASK_CAP0_ST_R::new(((self.bits >> 23) & 1) != 0)
    }
    #[doc = "Bit 24 - Represents MCPWM0_task_cap1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cap1_st(&self) -> MCPWM0_TASK_CAP1_ST_R {
        MCPWM0_TASK_CAP1_ST_R::new(((self.bits >> 24) & 1) != 0)
    }
    #[doc = "Bit 25 - Represents MCPWM0_task_cap2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cap2_st(&self) -> MCPWM0_TASK_CAP2_ST_R {
        MCPWM0_TASK_CAP2_ST_R::new(((self.bits >> 25) & 1) != 0)
    }
    #[doc = "Bit 26 - Represents ADC_task_sample0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_task_sample0_st(&self) -> ADC_TASK_SAMPLE0_ST_R {
        ADC_TASK_SAMPLE0_ST_R::new(((self.bits >> 26) & 1) != 0)
    }
    #[doc = "Bit 27 - Represents ADC_task_sample1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_task_sample1_st(&self) -> ADC_TASK_SAMPLE1_ST_R {
        ADC_TASK_SAMPLE1_ST_R::new(((self.bits >> 27) & 1) != 0)
    }
    #[doc = "Bit 28 - Represents ADC_task_start0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_task_start0_st(&self) -> ADC_TASK_START0_ST_R {
        ADC_TASK_START0_ST_R::new(((self.bits >> 28) & 1) != 0)
    }
    #[doc = "Bit 29 - Represents ADC_task_stop0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_task_stop0_st(&self) -> ADC_TASK_STOP0_ST_R {
        ADC_TASK_STOP0_ST_R::new(((self.bits >> 29) & 1) != 0)
    }
    #[doc = "Bit 30 - Represents REGDMA_task_start0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn regdma_task_start0_st(&self) -> REGDMA_TASK_START0_ST_R {
        REGDMA_TASK_START0_ST_R::new(((self.bits >> 30) & 1) != 0)
    }
    #[doc = "Bit 31 - Represents REGDMA_task_start1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn regdma_task_start1_st(&self) -> REGDMA_TASK_START1_ST_R {
        REGDMA_TASK_START1_ST_R::new(((self.bits >> 31) & 1) != 0)
    }
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
        f.debug_struct("TASK_ST3")
            .field(
                "tg1_task_alarm_start_timer1_st",
                &self.tg1_task_alarm_start_timer1_st(),
            )
            .field(
                "tg1_task_cnt_stop_timer1_st",
                &self.tg1_task_cnt_stop_timer1_st(),
            )
            .field(
                "tg1_task_cnt_reload_timer1_st",
                &self.tg1_task_cnt_reload_timer1_st(),
            )
            .field(
                "tg1_task_cnt_cap_timer1_st",
                &self.tg1_task_cnt_cap_timer1_st(),
            )
            .field(
                "mcpwm0_task_cmpr0_a_up_st",
                &self.mcpwm0_task_cmpr0_a_up_st(),
            )
            .field(
                "mcpwm0_task_cmpr1_a_up_st",
                &self.mcpwm0_task_cmpr1_a_up_st(),
            )
            .field(
                "mcpwm0_task_cmpr2_a_up_st",
                &self.mcpwm0_task_cmpr2_a_up_st(),
            )
            .field(
                "mcpwm0_task_cmpr0_b_up_st",
                &self.mcpwm0_task_cmpr0_b_up_st(),
            )
            .field(
                "mcpwm0_task_cmpr1_b_up_st",
                &self.mcpwm0_task_cmpr1_b_up_st(),
            )
            .field(
                "mcpwm0_task_cmpr2_b_up_st",
                &self.mcpwm0_task_cmpr2_b_up_st(),
            )
            .field("mcpwm0_task_gen_stop_st", &self.mcpwm0_task_gen_stop_st())
            .field(
                "mcpwm0_task_timer0_syn_st",
                &self.mcpwm0_task_timer0_syn_st(),
            )
            .field(
                "mcpwm0_task_timer1_syn_st",
                &self.mcpwm0_task_timer1_syn_st(),
            )
            .field(
                "mcpwm0_task_timer2_syn_st",
                &self.mcpwm0_task_timer2_syn_st(),
            )
            .field(
                "mcpwm0_task_timer0_period_up_st",
                &self.mcpwm0_task_timer0_period_up_st(),
            )
            .field(
                "mcpwm0_task_timer1_period_up_st",
                &self.mcpwm0_task_timer1_period_up_st(),
            )
            .field(
                "mcpwm0_task_timer2_period_up_st",
                &self.mcpwm0_task_timer2_period_up_st(),
            )
            .field("mcpwm0_task_tz0_ost_st", &self.mcpwm0_task_tz0_ost_st())
            .field("mcpwm0_task_tz1_ost_st", &self.mcpwm0_task_tz1_ost_st())
            .field("mcpwm0_task_tz2_ost_st", &self.mcpwm0_task_tz2_ost_st())
            .field("mcpwm0_task_clr0_ost_st", &self.mcpwm0_task_clr0_ost_st())
            .field("mcpwm0_task_clr1_ost_st", &self.mcpwm0_task_clr1_ost_st())
            .field("mcpwm0_task_clr2_ost_st", &self.mcpwm0_task_clr2_ost_st())
            .field("mcpwm0_task_cap0_st", &self.mcpwm0_task_cap0_st())
            .field("mcpwm0_task_cap1_st", &self.mcpwm0_task_cap1_st())
            .field("mcpwm0_task_cap2_st", &self.mcpwm0_task_cap2_st())
            .field("adc_task_sample0_st", &self.adc_task_sample0_st())
            .field("adc_task_sample1_st", &self.adc_task_sample1_st())
            .field("adc_task_start0_st", &self.adc_task_start0_st())
            .field("adc_task_stop0_st", &self.adc_task_stop0_st())
            .field("regdma_task_start0_st", &self.regdma_task_start0_st())
            .field("regdma_task_start1_st", &self.regdma_task_start1_st())
            .finish()
    }
}
impl W {
    #[doc = "Bit 0 - Represents TG1_task_alarm_start_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn tg1_task_alarm_start_timer1_st(
        &mut self,
    ) -> TG1_TASK_ALARM_START_TIMER1_ST_W<'_, TASK_ST3_SPEC> {
        TG1_TASK_ALARM_START_TIMER1_ST_W::new(self, 0)
    }
    #[doc = "Bit 1 - Represents TG1_task_cnt_stop_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn tg1_task_cnt_stop_timer1_st(
        &mut self,
    ) -> TG1_TASK_CNT_STOP_TIMER1_ST_W<'_, TASK_ST3_SPEC> {
        TG1_TASK_CNT_STOP_TIMER1_ST_W::new(self, 1)
    }
    #[doc = "Bit 2 - Represents TG1_task_cnt_reload_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn tg1_task_cnt_reload_timer1_st(
        &mut self,
    ) -> TG1_TASK_CNT_RELOAD_TIMER1_ST_W<'_, TASK_ST3_SPEC> {
        TG1_TASK_CNT_RELOAD_TIMER1_ST_W::new(self, 2)
    }
    #[doc = "Bit 3 - Represents TG1_task_cnt_cap_timer1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn tg1_task_cnt_cap_timer1_st(
        &mut self,
    ) -> TG1_TASK_CNT_CAP_TIMER1_ST_W<'_, TASK_ST3_SPEC> {
        TG1_TASK_CNT_CAP_TIMER1_ST_W::new(self, 3)
    }
    #[doc = "Bit 4 - Represents MCPWM0_task_cmpr0_a_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cmpr0_a_up_st(&mut self) -> MCPWM0_TASK_CMPR0_A_UP_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_CMPR0_A_UP_ST_W::new(self, 4)
    }
    #[doc = "Bit 5 - Represents MCPWM0_task_cmpr1_a_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cmpr1_a_up_st(&mut self) -> MCPWM0_TASK_CMPR1_A_UP_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_CMPR1_A_UP_ST_W::new(self, 5)
    }
    #[doc = "Bit 6 - Represents MCPWM0_task_cmpr2_a_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cmpr2_a_up_st(&mut self) -> MCPWM0_TASK_CMPR2_A_UP_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_CMPR2_A_UP_ST_W::new(self, 6)
    }
    #[doc = "Bit 7 - Represents MCPWM0_task_cmpr0_b_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cmpr0_b_up_st(&mut self) -> MCPWM0_TASK_CMPR0_B_UP_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_CMPR0_B_UP_ST_W::new(self, 7)
    }
    #[doc = "Bit 8 - Represents MCPWM0_task_cmpr1_b_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cmpr1_b_up_st(&mut self) -> MCPWM0_TASK_CMPR1_B_UP_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_CMPR1_B_UP_ST_W::new(self, 8)
    }
    #[doc = "Bit 9 - Represents MCPWM0_task_cmpr2_b_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cmpr2_b_up_st(&mut self) -> MCPWM0_TASK_CMPR2_B_UP_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_CMPR2_B_UP_ST_W::new(self, 9)
    }
    #[doc = "Bit 10 - Represents MCPWM0_task_gen_stop trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_gen_stop_st(&mut self) -> MCPWM0_TASK_GEN_STOP_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_GEN_STOP_ST_W::new(self, 10)
    }
    #[doc = "Bit 11 - Represents MCPWM0_task_timer0_syn trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_timer0_syn_st(&mut self) -> MCPWM0_TASK_TIMER0_SYN_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_TIMER0_SYN_ST_W::new(self, 11)
    }
    #[doc = "Bit 12 - Represents MCPWM0_task_timer1_syn trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_timer1_syn_st(&mut self) -> MCPWM0_TASK_TIMER1_SYN_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_TIMER1_SYN_ST_W::new(self, 12)
    }
    #[doc = "Bit 13 - Represents MCPWM0_task_timer2_syn trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_timer2_syn_st(&mut self) -> MCPWM0_TASK_TIMER2_SYN_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_TIMER2_SYN_ST_W::new(self, 13)
    }
    #[doc = "Bit 14 - Represents MCPWM0_task_timer0_period_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_timer0_period_up_st(
        &mut self,
    ) -> MCPWM0_TASK_TIMER0_PERIOD_UP_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_TIMER0_PERIOD_UP_ST_W::new(self, 14)
    }
    #[doc = "Bit 15 - Represents MCPWM0_task_timer1_period_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_timer1_period_up_st(
        &mut self,
    ) -> MCPWM0_TASK_TIMER1_PERIOD_UP_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_TIMER1_PERIOD_UP_ST_W::new(self, 15)
    }
    #[doc = "Bit 16 - Represents MCPWM0_task_timer2_period_up trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_timer2_period_up_st(
        &mut self,
    ) -> MCPWM0_TASK_TIMER2_PERIOD_UP_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_TIMER2_PERIOD_UP_ST_W::new(self, 16)
    }
    #[doc = "Bit 17 - Represents MCPWM0_task_tz0_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_tz0_ost_st(&mut self) -> MCPWM0_TASK_TZ0_OST_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_TZ0_OST_ST_W::new(self, 17)
    }
    #[doc = "Bit 18 - Represents MCPWM0_task_tz1_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_tz1_ost_st(&mut self) -> MCPWM0_TASK_TZ1_OST_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_TZ1_OST_ST_W::new(self, 18)
    }
    #[doc = "Bit 19 - Represents MCPWM0_task_tz2_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_tz2_ost_st(&mut self) -> MCPWM0_TASK_TZ2_OST_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_TZ2_OST_ST_W::new(self, 19)
    }
    #[doc = "Bit 20 - Represents MCPWM0_task_clr0_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_clr0_ost_st(&mut self) -> MCPWM0_TASK_CLR0_OST_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_CLR0_OST_ST_W::new(self, 20)
    }
    #[doc = "Bit 21 - Represents MCPWM0_task_clr1_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_clr1_ost_st(&mut self) -> MCPWM0_TASK_CLR1_OST_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_CLR1_OST_ST_W::new(self, 21)
    }
    #[doc = "Bit 22 - Represents MCPWM0_task_clr2_ost trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_clr2_ost_st(&mut self) -> MCPWM0_TASK_CLR2_OST_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_CLR2_OST_ST_W::new(self, 22)
    }
    #[doc = "Bit 23 - Represents MCPWM0_task_cap0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cap0_st(&mut self) -> MCPWM0_TASK_CAP0_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_CAP0_ST_W::new(self, 23)
    }
    #[doc = "Bit 24 - Represents MCPWM0_task_cap1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cap1_st(&mut self) -> MCPWM0_TASK_CAP1_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_CAP1_ST_W::new(self, 24)
    }
    #[doc = "Bit 25 - Represents MCPWM0_task_cap2 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn mcpwm0_task_cap2_st(&mut self) -> MCPWM0_TASK_CAP2_ST_W<'_, TASK_ST3_SPEC> {
        MCPWM0_TASK_CAP2_ST_W::new(self, 25)
    }
    #[doc = "Bit 26 - Represents ADC_task_sample0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_task_sample0_st(&mut self) -> ADC_TASK_SAMPLE0_ST_W<'_, TASK_ST3_SPEC> {
        ADC_TASK_SAMPLE0_ST_W::new(self, 26)
    }
    #[doc = "Bit 27 - Represents ADC_task_sample1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_task_sample1_st(&mut self) -> ADC_TASK_SAMPLE1_ST_W<'_, TASK_ST3_SPEC> {
        ADC_TASK_SAMPLE1_ST_W::new(self, 27)
    }
    #[doc = "Bit 28 - Represents ADC_task_start0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_task_start0_st(&mut self) -> ADC_TASK_START0_ST_W<'_, TASK_ST3_SPEC> {
        ADC_TASK_START0_ST_W::new(self, 28)
    }
    #[doc = "Bit 29 - Represents ADC_task_stop0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn adc_task_stop0_st(&mut self) -> ADC_TASK_STOP0_ST_W<'_, TASK_ST3_SPEC> {
        ADC_TASK_STOP0_ST_W::new(self, 29)
    }
    #[doc = "Bit 30 - Represents REGDMA_task_start0 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn regdma_task_start0_st(&mut self) -> REGDMA_TASK_START0_ST_W<'_, TASK_ST3_SPEC> {
        REGDMA_TASK_START0_ST_W::new(self, 30)
    }
    #[doc = "Bit 31 - Represents REGDMA_task_start1 trigger status.\\\\0: Not triggered\\\\1: Triggered"]
    #[inline(always)]
    pub fn regdma_task_start1_st(&mut self) -> REGDMA_TASK_START1_ST_W<'_, TASK_ST3_SPEC> {
        REGDMA_TASK_START1_ST_W::new(self, 31)
    }
}
#[doc = "Tasks trigger status register\n\nYou can [`read`](crate::Reg::read) this register and get [`task_st3::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`task_st3::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct TASK_ST3_SPEC;
impl crate::RegisterSpec for TASK_ST3_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [`task_st3::R`](R) reader structure"]
impl crate::Readable for TASK_ST3_SPEC {}
#[doc = "`write(|w| ..)` method takes [`task_st3::W`](W) writer structure"]
impl crate::Writable for TASK_ST3_SPEC {
    type Safety = crate::Unsafe;
}
#[doc = "`reset()` method sets TASK_ST3 to value 0"]
impl crate::Resettable for TASK_ST3_SPEC {}