efm32pg12b500_pac/letimer0/
routepen.rs

1#[doc = "Register `ROUTEPEN` reader"]
2pub struct R(crate::R<ROUTEPEN_SPEC>);
3impl core::ops::Deref for R {
4    type Target = crate::R<ROUTEPEN_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl From<crate::R<ROUTEPEN_SPEC>> for R {
11    #[inline(always)]
12    fn from(reader: crate::R<ROUTEPEN_SPEC>) -> Self {
13        R(reader)
14    }
15}
16#[doc = "Register `ROUTEPEN` writer"]
17pub struct W(crate::W<ROUTEPEN_SPEC>);
18impl core::ops::Deref for W {
19    type Target = crate::W<ROUTEPEN_SPEC>;
20    #[inline(always)]
21    fn deref(&self) -> &Self::Target {
22        &self.0
23    }
24}
25impl core::ops::DerefMut for W {
26    #[inline(always)]
27    fn deref_mut(&mut self) -> &mut Self::Target {
28        &mut self.0
29    }
30}
31impl From<crate::W<ROUTEPEN_SPEC>> for W {
32    #[inline(always)]
33    fn from(writer: crate::W<ROUTEPEN_SPEC>) -> Self {
34        W(writer)
35    }
36}
37#[doc = "Field `OUT0PEN` reader - Output 0 Pin Enable"]
38pub type OUT0PEN_R = crate::BitReader<bool>;
39#[doc = "Field `OUT0PEN` writer - Output 0 Pin Enable"]
40pub type OUT0PEN_W<'a> = crate::BitWriter<'a, u32, ROUTEPEN_SPEC, bool, 0>;
41#[doc = "Field `OUT1PEN` reader - Output 1 Pin Enable"]
42pub type OUT1PEN_R = crate::BitReader<bool>;
43#[doc = "Field `OUT1PEN` writer - Output 1 Pin Enable"]
44pub type OUT1PEN_W<'a> = crate::BitWriter<'a, u32, ROUTEPEN_SPEC, bool, 1>;
45impl R {
46    #[doc = "Bit 0 - Output 0 Pin Enable"]
47    #[inline(always)]
48    pub fn out0pen(&self) -> OUT0PEN_R {
49        OUT0PEN_R::new((self.bits & 1) != 0)
50    }
51    #[doc = "Bit 1 - Output 1 Pin Enable"]
52    #[inline(always)]
53    pub fn out1pen(&self) -> OUT1PEN_R {
54        OUT1PEN_R::new(((self.bits >> 1) & 1) != 0)
55    }
56}
57impl W {
58    #[doc = "Bit 0 - Output 0 Pin Enable"]
59    #[inline(always)]
60    pub fn out0pen(&mut self) -> OUT0PEN_W {
61        OUT0PEN_W::new(self)
62    }
63    #[doc = "Bit 1 - Output 1 Pin Enable"]
64    #[inline(always)]
65    pub fn out1pen(&mut self) -> OUT1PEN_W {
66        OUT1PEN_W::new(self)
67    }
68    #[doc = "Writes raw bits to the register."]
69    #[inline(always)]
70    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
71        self.0.bits(bits);
72        self
73    }
74}
75#[doc = "I/O Routing Pin Enable Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [routepen](index.html) module"]
76pub struct ROUTEPEN_SPEC;
77impl crate::RegisterSpec for ROUTEPEN_SPEC {
78    type Ux = u32;
79}
80#[doc = "`read()` method returns [routepen::R](R) reader structure"]
81impl crate::Readable for ROUTEPEN_SPEC {
82    type Reader = R;
83}
84#[doc = "`write(|w| ..)` method takes [routepen::W](W) writer structure"]
85impl crate::Writable for ROUTEPEN_SPEC {
86    type Writer = W;
87}
88#[doc = "`reset()` method sets ROUTEPEN to value 0"]
89impl crate::Resettable for ROUTEPEN_SPEC {
90    #[inline(always)]
91    fn reset_value() -> Self::Ux {
92        0
93    }
94}