#[doc = "Register `RAM_PWR_DELAY_CTL` reader"]
pub struct R(crate::R<RAM_PWR_DELAY_CTL_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<RAM_PWR_DELAY_CTL_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<RAM_PWR_DELAY_CTL_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<RAM_PWR_DELAY_CTL_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `RAM_PWR_DELAY_CTL` writer"]
pub struct W(crate::W<RAM_PWR_DELAY_CTL_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<RAM_PWR_DELAY_CTL_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<RAM_PWR_DELAY_CTL_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<RAM_PWR_DELAY_CTL_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `UP` reader - Number clock cycles delay needed after power domain power up"]
pub type UP_R = crate::FieldReader<u16, u16>;
#[doc = "Field `UP` writer - Number clock cycles delay needed after power domain power up"]
pub type UP_W<'a, const O: u8> =
crate::FieldWriter<'a, u32, RAM_PWR_DELAY_CTL_SPEC, u16, u16, 10, O>;
impl R {
#[doc = "Bits 0:9 - Number clock cycles delay needed after power domain power up"]
#[inline(always)]
pub fn up(&self) -> UP_R {
UP_R::new((self.bits & 0x03ff) as u16)
}
}
impl W {
#[doc = "Bits 0:9 - Number clock cycles delay needed after power domain power up"]
#[inline(always)]
#[must_use]
pub fn up(&mut self) -> UP_W<0> {
UP_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "SRAM power delay control\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [ram_pwr_delay_ctl](index.html) module"]
pub struct RAM_PWR_DELAY_CTL_SPEC;
impl crate::RegisterSpec for RAM_PWR_DELAY_CTL_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [ram_pwr_delay_ctl::R](R) reader structure"]
impl crate::Readable for RAM_PWR_DELAY_CTL_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [ram_pwr_delay_ctl::W](W) writer structure"]
impl crate::Writable for RAM_PWR_DELAY_CTL_SPEC {
type Writer = W;
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets RAM_PWR_DELAY_CTL to value 0x96"]
impl crate::Resettable for RAM_PWR_DELAY_CTL_SPEC {
const RESET_VALUE: Self::Ux = 0x96;
}