atsaml21g17b/dmac/
chctrla.rs

1#[doc = "Register `CHCTRLA` reader"]
2pub struct R(crate::R<CHCTRLA_SPEC>);
3impl core::ops::Deref for R {
4    type Target = crate::R<CHCTRLA_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl From<crate::R<CHCTRLA_SPEC>> for R {
11    #[inline(always)]
12    fn from(reader: crate::R<CHCTRLA_SPEC>) -> Self {
13        R(reader)
14    }
15}
16#[doc = "Register `CHCTRLA` writer"]
17pub struct W(crate::W<CHCTRLA_SPEC>);
18impl core::ops::Deref for W {
19    type Target = crate::W<CHCTRLA_SPEC>;
20    #[inline(always)]
21    fn deref(&self) -> &Self::Target {
22        &self.0
23    }
24}
25impl core::ops::DerefMut for W {
26    #[inline(always)]
27    fn deref_mut(&mut self) -> &mut Self::Target {
28        &mut self.0
29    }
30}
31impl From<crate::W<CHCTRLA_SPEC>> for W {
32    #[inline(always)]
33    fn from(writer: crate::W<CHCTRLA_SPEC>) -> Self {
34        W(writer)
35    }
36}
37#[doc = "Field `SWRST` reader - Channel Software Reset"]
38pub type SWRST_R = crate::BitReader<bool>;
39#[doc = "Field `SWRST` writer - Channel Software Reset"]
40pub type SWRST_W<'a, const O: u8> = crate::BitWriter<'a, u8, CHCTRLA_SPEC, bool, O>;
41#[doc = "Field `ENABLE` reader - Channel Enable"]
42pub type ENABLE_R = crate::BitReader<bool>;
43#[doc = "Field `ENABLE` writer - Channel Enable"]
44pub type ENABLE_W<'a, const O: u8> = crate::BitWriter<'a, u8, CHCTRLA_SPEC, bool, O>;
45#[doc = "Field `RUNSTDBY` reader - Channel run in standby"]
46pub type RUNSTDBY_R = crate::BitReader<bool>;
47#[doc = "Field `RUNSTDBY` writer - Channel run in standby"]
48pub type RUNSTDBY_W<'a, const O: u8> = crate::BitWriter<'a, u8, CHCTRLA_SPEC, bool, O>;
49impl R {
50    #[doc = "Bit 0 - Channel Software Reset"]
51    #[inline(always)]
52    pub fn swrst(&self) -> SWRST_R {
53        SWRST_R::new((self.bits & 1) != 0)
54    }
55    #[doc = "Bit 1 - Channel Enable"]
56    #[inline(always)]
57    pub fn enable(&self) -> ENABLE_R {
58        ENABLE_R::new(((self.bits >> 1) & 1) != 0)
59    }
60    #[doc = "Bit 6 - Channel run in standby"]
61    #[inline(always)]
62    pub fn runstdby(&self) -> RUNSTDBY_R {
63        RUNSTDBY_R::new(((self.bits >> 6) & 1) != 0)
64    }
65}
66impl W {
67    #[doc = "Bit 0 - Channel Software Reset"]
68    #[inline(always)]
69    #[must_use]
70    pub fn swrst(&mut self) -> SWRST_W<0> {
71        SWRST_W::new(self)
72    }
73    #[doc = "Bit 1 - Channel Enable"]
74    #[inline(always)]
75    #[must_use]
76    pub fn enable(&mut self) -> ENABLE_W<1> {
77        ENABLE_W::new(self)
78    }
79    #[doc = "Bit 6 - Channel run in standby"]
80    #[inline(always)]
81    #[must_use]
82    pub fn runstdby(&mut self) -> RUNSTDBY_W<6> {
83        RUNSTDBY_W::new(self)
84    }
85    #[doc = "Writes raw bits to the register."]
86    #[inline(always)]
87    pub unsafe fn bits(&mut self, bits: u8) -> &mut Self {
88        self.0.bits(bits);
89        self
90    }
91}
92#[doc = "Channel Control A\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [chctrla](index.html) module"]
93pub struct CHCTRLA_SPEC;
94impl crate::RegisterSpec for CHCTRLA_SPEC {
95    type Ux = u8;
96}
97#[doc = "`read()` method returns [chctrla::R](R) reader structure"]
98impl crate::Readable for CHCTRLA_SPEC {
99    type Reader = R;
100}
101#[doc = "`write(|w| ..)` method takes [chctrla::W](W) writer structure"]
102impl crate::Writable for CHCTRLA_SPEC {
103    type Writer = W;
104    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
105    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
106}
107#[doc = "`reset()` method sets CHCTRLA to value 0"]
108impl crate::Resettable for CHCTRLA_SPEC {
109    const RESET_VALUE: Self::Ux = 0;
110}