Skip to main content

atsamd21e18a/sysctrl/
vreg.rs

1#[doc = "Reader of register VREG"]
2pub type R = crate::R<u16, super::VREG>;
3#[doc = "Writer for register VREG"]
4pub type W = crate::W<u16, super::VREG>;
5#[doc = "Register VREG `reset()`'s with value 0"]
6impl crate::ResetValue for super::VREG {
7    type Type = u16;
8    #[inline(always)]
9    fn reset_value() -> Self::Type {
10        0
11    }
12}
13#[doc = "Reader of field `RUNSTDBY`"]
14pub type RUNSTDBY_R = crate::R<bool, bool>;
15#[doc = "Write proxy for field `RUNSTDBY`"]
16pub struct RUNSTDBY_W<'a> {
17    w: &'a mut W,
18}
19impl<'a> RUNSTDBY_W<'a> {
20    #[doc = r"Sets the field bit"]
21    #[inline(always)]
22    pub fn set_bit(self) -> &'a mut W {
23        self.bit(true)
24    }
25    #[doc = r"Clears the field bit"]
26    #[inline(always)]
27    pub fn clear_bit(self) -> &'a mut W {
28        self.bit(false)
29    }
30    #[doc = r"Writes raw bits to the field"]
31    #[inline(always)]
32    pub fn bit(self, value: bool) -> &'a mut W {
33        self.w.bits = (self.w.bits & !(0x01 << 6)) | (((value as u16) & 0x01) << 6);
34        self.w
35    }
36}
37#[doc = "Reader of field `FORCELDO`"]
38pub type FORCELDO_R = crate::R<bool, bool>;
39#[doc = "Write proxy for field `FORCELDO`"]
40pub struct FORCELDO_W<'a> {
41    w: &'a mut W,
42}
43impl<'a> FORCELDO_W<'a> {
44    #[doc = r"Sets the field bit"]
45    #[inline(always)]
46    pub fn set_bit(self) -> &'a mut W {
47        self.bit(true)
48    }
49    #[doc = r"Clears the field bit"]
50    #[inline(always)]
51    pub fn clear_bit(self) -> &'a mut W {
52        self.bit(false)
53    }
54    #[doc = r"Writes raw bits to the field"]
55    #[inline(always)]
56    pub fn bit(self, value: bool) -> &'a mut W {
57        self.w.bits = (self.w.bits & !(0x01 << 13)) | (((value as u16) & 0x01) << 13);
58        self.w
59    }
60}
61impl R {
62    #[doc = "Bit 6 - Run in Standby"]
63    #[inline(always)]
64    pub fn runstdby(&self) -> RUNSTDBY_R {
65        RUNSTDBY_R::new(((self.bits >> 6) & 0x01) != 0)
66    }
67    #[doc = "Bit 13 - Force LDO Voltage Regulator"]
68    #[inline(always)]
69    pub fn forceldo(&self) -> FORCELDO_R {
70        FORCELDO_R::new(((self.bits >> 13) & 0x01) != 0)
71    }
72}
73impl W {
74    #[doc = "Bit 6 - Run in Standby"]
75    #[inline(always)]
76    pub fn runstdby(&mut self) -> RUNSTDBY_W {
77        RUNSTDBY_W { w: self }
78    }
79    #[doc = "Bit 13 - Force LDO Voltage Regulator"]
80    #[inline(always)]
81    pub fn forceldo(&mut self) -> FORCELDO_W {
82        FORCELDO_W { w: self }
83    }
84}