atsam4s16c_pac/usart1/
thr.rs

1#[doc = "Register `THR` writer"]
2pub struct W(crate::W<THR_SPEC>);
3impl core::ops::Deref for W {
4    type Target = crate::W<THR_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl core::ops::DerefMut for W {
11    #[inline(always)]
12    fn deref_mut(&mut self) -> &mut Self::Target {
13        &mut self.0
14    }
15}
16impl From<crate::W<THR_SPEC>> for W {
17    #[inline(always)]
18    fn from(writer: crate::W<THR_SPEC>) -> Self {
19        W(writer)
20    }
21}
22#[doc = "Field `TXCHR` writer - Character to be Transmitted"]
23pub type TXCHR_W<'a, const O: u8> = crate::FieldWriter<'a, u32, THR_SPEC, u16, u16, 9, O>;
24#[doc = "Field `TXSYNH` writer - Sync Field to be Transmitted"]
25pub type TXSYNH_W<'a, const O: u8> = crate::BitWriter<'a, u32, THR_SPEC, bool, O>;
26impl W {
27    #[doc = "Bits 0:8 - Character to be Transmitted"]
28    #[inline(always)]
29    #[must_use]
30    pub fn txchr(&mut self) -> TXCHR_W<0> {
31        TXCHR_W::new(self)
32    }
33    #[doc = "Bit 15 - Sync Field to be Transmitted"]
34    #[inline(always)]
35    #[must_use]
36    pub fn txsynh(&mut self) -> TXSYNH_W<15> {
37        TXSYNH_W::new(self)
38    }
39    #[doc = "Writes raw bits to the register."]
40    #[inline(always)]
41    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
42        self.0.bits(bits);
43        self
44    }
45}
46#[doc = "Transmit Holding Register\n\nThis register you can [`write_with_zero`](crate::generic::Reg::write_with_zero). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [thr](index.html) module"]
47pub struct THR_SPEC;
48impl crate::RegisterSpec for THR_SPEC {
49    type Ux = u32;
50}
51#[doc = "`write(|w| ..)` method takes [thr::W](W) writer structure"]
52impl crate::Writable for THR_SPEC {
53    type Writer = W;
54    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
55    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
56}