1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
#[doc = "Reader of register CCIPR1"] pub type R = crate::R<u32, super::CCIPR1>; #[doc = "Writer for register CCIPR1"] pub type W = crate::W<u32, super::CCIPR1>; #[doc = "Register CCIPR1 `reset()`'s with value 0"] impl crate::ResetValue for super::CCIPR1 { type Type = u32; #[inline(always)] fn reset_value() -> Self::Type { 0 } } #[doc = "Reader of field `ADCSEL`"] pub type ADCSEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `ADCSEL`"] pub struct ADCSEL_W<'a> { w: &'a mut W, } impl<'a> ADCSEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 28)) | (((value as u32) & 0x03) << 28); self.w } } #[doc = "Reader of field `CLK48MSEL`"] pub type CLK48MSEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `CLK48MSEL`"] pub struct CLK48MSEL_W<'a> { w: &'a mut W, } impl<'a> CLK48MSEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 26)) | (((value as u32) & 0x03) << 26); self.w } } #[doc = "Reader of field `FDCANSEL`"] pub type FDCANSEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `FDCANSEL`"] pub struct FDCANSEL_W<'a> { w: &'a mut W, } impl<'a> FDCANSEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 24)) | (((value as u32) & 0x03) << 24); self.w } } #[doc = "Reader of field `LPTIM3SEL`"] pub type LPTIM3SEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `LPTIM3SEL`"] pub struct LPTIM3SEL_W<'a> { w: &'a mut W, } impl<'a> LPTIM3SEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 22)) | (((value as u32) & 0x03) << 22); self.w } } #[doc = "Reader of field `LPTIM2SEL`"] pub type LPTIM2SEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `LPTIM2SEL`"] pub struct LPTIM2SEL_W<'a> { w: &'a mut W, } impl<'a> LPTIM2SEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 20)) | (((value as u32) & 0x03) << 20); self.w } } #[doc = "Reader of field `LPTIM1SEL`"] pub type LPTIM1SEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `LPTIM1SEL`"] pub struct LPTIM1SEL_W<'a> { w: &'a mut W, } impl<'a> LPTIM1SEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 18)) | (((value as u32) & 0x03) << 18); self.w } } #[doc = "Reader of field `I2C3SEL`"] pub type I2C3SEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `I2C3SEL`"] pub struct I2C3SEL_W<'a> { w: &'a mut W, } impl<'a> I2C3SEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 16)) | (((value as u32) & 0x03) << 16); self.w } } #[doc = "Reader of field `I2C2SEL`"] pub type I2C2SEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `I2C2SEL`"] pub struct I2C2SEL_W<'a> { w: &'a mut W, } impl<'a> I2C2SEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 14)) | (((value as u32) & 0x03) << 14); self.w } } #[doc = "Reader of field `I2C1SEL`"] pub type I2C1SEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `I2C1SEL`"] pub struct I2C1SEL_W<'a> { w: &'a mut W, } impl<'a> I2C1SEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 12)) | (((value as u32) & 0x03) << 12); self.w } } #[doc = "Reader of field `LPUART1SEL`"] pub type LPUART1SEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `LPUART1SEL`"] pub struct LPUART1SEL_W<'a> { w: &'a mut W, } impl<'a> LPUART1SEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 10)) | (((value as u32) & 0x03) << 10); self.w } } #[doc = "Reader of field `UART5SEL`"] pub type UART5SEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `UART5SEL`"] pub struct UART5SEL_W<'a> { w: &'a mut W, } impl<'a> UART5SEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 8)) | (((value as u32) & 0x03) << 8); self.w } } #[doc = "Reader of field `UART4SEL`"] pub type UART4SEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `UART4SEL`"] pub struct UART4SEL_W<'a> { w: &'a mut W, } impl<'a> UART4SEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 6)) | (((value as u32) & 0x03) << 6); self.w } } #[doc = "Reader of field `USART3SEL`"] pub type USART3SEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `USART3SEL`"] pub struct USART3SEL_W<'a> { w: &'a mut W, } impl<'a> USART3SEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 4)) | (((value as u32) & 0x03) << 4); self.w } } #[doc = "Reader of field `USART2SEL`"] pub type USART2SEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `USART2SEL`"] pub struct USART2SEL_W<'a> { w: &'a mut W, } impl<'a> USART2SEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 2)) | (((value as u32) & 0x03) << 2); self.w } } #[doc = "Reader of field `USART1SEL`"] pub type USART1SEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `USART1SEL`"] pub struct USART1SEL_W<'a> { w: &'a mut W, } impl<'a> USART1SEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !0x03) | ((value as u32) & 0x03); self.w } } impl R { #[doc = "Bits 28:29 - ADCs clock source selection"] #[inline(always)] pub fn adcsel(&self) -> ADCSEL_R { ADCSEL_R::new(((self.bits >> 28) & 0x03) as u8) } #[doc = "Bits 26:27 - 48 MHz clock source selection"] #[inline(always)] pub fn clk48msel(&self) -> CLK48MSEL_R { CLK48MSEL_R::new(((self.bits >> 26) & 0x03) as u8) } #[doc = "Bits 24:25 - FDCAN clock source selection"] #[inline(always)] pub fn fdcansel(&self) -> FDCANSEL_R { FDCANSEL_R::new(((self.bits >> 24) & 0x03) as u8) } #[doc = "Bits 22:23 - Low-power timer 3 clock source selection"] #[inline(always)] pub fn lptim3sel(&self) -> LPTIM3SEL_R { LPTIM3SEL_R::new(((self.bits >> 22) & 0x03) as u8) } #[doc = "Bits 20:21 - Low power timer 2 clock source selection"] #[inline(always)] pub fn lptim2sel(&self) -> LPTIM2SEL_R { LPTIM2SEL_R::new(((self.bits >> 20) & 0x03) as u8) } #[doc = "Bits 18:19 - Low power timer 1 clock source selection"] #[inline(always)] pub fn lptim1sel(&self) -> LPTIM1SEL_R { LPTIM1SEL_R::new(((self.bits >> 18) & 0x03) as u8) } #[doc = "Bits 16:17 - I2C3 clock source selection"] #[inline(always)] pub fn i2c3sel(&self) -> I2C3SEL_R { I2C3SEL_R::new(((self.bits >> 16) & 0x03) as u8) } #[doc = "Bits 14:15 - I2C2 clock source selection"] #[inline(always)] pub fn i2c2sel(&self) -> I2C2SEL_R { I2C2SEL_R::new(((self.bits >> 14) & 0x03) as u8) } #[doc = "Bits 12:13 - I2C1 clock source selection"] #[inline(always)] pub fn i2c1sel(&self) -> I2C1SEL_R { I2C1SEL_R::new(((self.bits >> 12) & 0x03) as u8) } #[doc = "Bits 10:11 - LPUART1 clock source selection"] #[inline(always)] pub fn lpuart1sel(&self) -> LPUART1SEL_R { LPUART1SEL_R::new(((self.bits >> 10) & 0x03) as u8) } #[doc = "Bits 8:9 - UART5 clock source selection"] #[inline(always)] pub fn uart5sel(&self) -> UART5SEL_R { UART5SEL_R::new(((self.bits >> 8) & 0x03) as u8) } #[doc = "Bits 6:7 - UART4 clock source selection"] #[inline(always)] pub fn uart4sel(&self) -> UART4SEL_R { UART4SEL_R::new(((self.bits >> 6) & 0x03) as u8) } #[doc = "Bits 4:5 - USART3 clock source selection"] #[inline(always)] pub fn usart3sel(&self) -> USART3SEL_R { USART3SEL_R::new(((self.bits >> 4) & 0x03) as u8) } #[doc = "Bits 2:3 - USART2 clock source selection"] #[inline(always)] pub fn usart2sel(&self) -> USART2SEL_R { USART2SEL_R::new(((self.bits >> 2) & 0x03) as u8) } #[doc = "Bits 0:1 - USART1 clock source selection"] #[inline(always)] pub fn usart1sel(&self) -> USART1SEL_R { USART1SEL_R::new((self.bits & 0x03) as u8) } } impl W { #[doc = "Bits 28:29 - ADCs clock source selection"] #[inline(always)] pub fn adcsel(&mut self) -> ADCSEL_W { ADCSEL_W { w: self } } #[doc = "Bits 26:27 - 48 MHz clock source selection"] #[inline(always)] pub fn clk48msel(&mut self) -> CLK48MSEL_W { CLK48MSEL_W { w: self } } #[doc = "Bits 24:25 - FDCAN clock source selection"] #[inline(always)] pub fn fdcansel(&mut self) -> FDCANSEL_W { FDCANSEL_W { w: self } } #[doc = "Bits 22:23 - Low-power timer 3 clock source selection"] #[inline(always)] pub fn lptim3sel(&mut self) -> LPTIM3SEL_W { LPTIM3SEL_W { w: self } } #[doc = "Bits 20:21 - Low power timer 2 clock source selection"] #[inline(always)] pub fn lptim2sel(&mut self) -> LPTIM2SEL_W { LPTIM2SEL_W { w: self } } #[doc = "Bits 18:19 - Low power timer 1 clock source selection"] #[inline(always)] pub fn lptim1sel(&mut self) -> LPTIM1SEL_W { LPTIM1SEL_W { w: self } } #[doc = "Bits 16:17 - I2C3 clock source selection"] #[inline(always)] pub fn i2c3sel(&mut self) -> I2C3SEL_W { I2C3SEL_W { w: self } } #[doc = "Bits 14:15 - I2C2 clock source selection"] #[inline(always)] pub fn i2c2sel(&mut self) -> I2C2SEL_W { I2C2SEL_W { w: self } } #[doc = "Bits 12:13 - I2C1 clock source selection"] #[inline(always)] pub fn i2c1sel(&mut self) -> I2C1SEL_W { I2C1SEL_W { w: self } } #[doc = "Bits 10:11 - LPUART1 clock source selection"] #[inline(always)] pub fn lpuart1sel(&mut self) -> LPUART1SEL_W { LPUART1SEL_W { w: self } } #[doc = "Bits 8:9 - UART5 clock source selection"] #[inline(always)] pub fn uart5sel(&mut self) -> UART5SEL_W { UART5SEL_W { w: self } } #[doc = "Bits 6:7 - UART4 clock source selection"] #[inline(always)] pub fn uart4sel(&mut self) -> UART4SEL_W { UART4SEL_W { w: self } } #[doc = "Bits 4:5 - USART3 clock source selection"] #[inline(always)] pub fn usart3sel(&mut self) -> USART3SEL_W { USART3SEL_W { w: self } } #[doc = "Bits 2:3 - USART2 clock source selection"] #[inline(always)] pub fn usart2sel(&mut self) -> USART2SEL_W { USART2SEL_W { w: self } } #[doc = "Bits 0:1 - USART1 clock source selection"] #[inline(always)] pub fn usart1sel(&mut self) -> USART1SEL_W { USART1SEL_W { w: self } } }