1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
#[doc = r"Value read from the register"] pub struct R { bits: u32, } #[doc = r"Value to write to the register"] pub struct W { bits: u32, } impl super::GCR { #[doc = r"Modifies the contents of the register"] #[inline(always)] pub fn modify<F>(&self, f: F) where for<'w> F: FnOnce(&R, &'w mut W) -> &'w mut W, { let bits = self.register.get(); self.register.set(f(&R { bits }, &mut W { bits }).bits); } #[doc = r"Reads the contents of the register"] #[inline(always)] pub fn read(&self) -> R { R { bits: self.register.get(), } } #[doc = r"Writes to the register"] #[inline(always)] pub fn write<F>(&self, f: F) where F: FnOnce(&mut W) -> &mut W, { self.register.set( f(&mut W { bits: Self::reset_value(), }) .bits, ); } #[doc = r"Reset value of the register"] #[inline(always)] pub const fn reset_value() -> u32 { 0 } #[doc = r"Writes the reset value to the register"] #[inline(always)] pub fn reset(&self) { self.register.set(Self::reset_value()) } } #[doc = r"Value of the field"] pub struct SYNCOUTR { bits: u8, } impl SYNCOUTR { #[doc = r"Value of the field as raw bits"] #[inline(always)] pub fn bits(&self) -> u8 { self.bits } } #[doc = r"Proxy"] pub struct _SYNCOUTW<'a> { w: &'a mut W, } impl<'a> _SYNCOUTW<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits &= !(0x03 << 4); self.w.bits |= ((value as u32) & 0x03) << 4; self.w } } #[doc = r"Value of the field"] pub struct SYNCINR { bits: u8, } impl SYNCINR { #[doc = r"Value of the field as raw bits"] #[inline(always)] pub fn bits(&self) -> u8 { self.bits } } #[doc = r"Proxy"] pub struct _SYNCINW<'a> { w: &'a mut W, } impl<'a> _SYNCINW<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits &= !(0x03 << 0); self.w.bits |= ((value as u32) & 0x03) << 0; self.w } } impl R { #[doc = r"Value of the register as raw bits"] #[inline(always)] pub fn bits(&self) -> u32 { self.bits } #[doc = "Bits 4:5 - Synchronization outputs These bits are set and cleared by software."] #[inline(always)] pub fn syncout(&self) -> SYNCOUTR { let bits = ((self.bits >> 4) & 0x03) as u8; SYNCOUTR { bits } } #[doc = "Bits 0:1 - Synchronization inputs"] #[inline(always)] pub fn syncin(&self) -> SYNCINR { let bits = ((self.bits >> 0) & 0x03) as u8; SYNCINR { bits } } } impl W { #[doc = r"Writes raw bits to the register"] #[inline(always)] pub unsafe fn bits(&mut self, bits: u32) -> &mut Self { self.bits = bits; self } #[doc = "Bits 4:5 - Synchronization outputs These bits are set and cleared by software."] #[inline(always)] pub fn syncout(&mut self) -> _SYNCOUTW { _SYNCOUTW { w: self } } #[doc = "Bits 0:1 - Synchronization inputs"] #[inline(always)] pub fn syncin(&mut self) -> _SYNCINW { _SYNCINW { w: self } } }