1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
#[doc = "Reader of register AHB1ENR"] pub type R = crate::R<u32, super::AHB1ENR>; #[doc = "Writer for register AHB1ENR"] pub type W = crate::W<u32, super::AHB1ENR>; #[doc = "Register AHB1ENR `reset()`'s with value 0x0100"] impl crate::ResetValue for super::AHB1ENR { type Type = u32; #[inline(always)] fn reset_value() -> Self::Type { 0x0100 } } #[doc = "Reader of field `DMA1EN`"] pub type DMA1EN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `DMA1EN`"] pub struct DMA1EN_W<'a> { w: &'a mut W, } impl<'a> DMA1EN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !0x01) | ((value as u32) & 0x01); self.w } } #[doc = "Reader of field `DMA2EN`"] pub type DMA2EN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `DMA2EN`"] pub struct DMA2EN_W<'a> { w: &'a mut W, } impl<'a> DMA2EN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 1)) | (((value as u32) & 0x01) << 1); self.w } } #[doc = "Reader of field `DMAMUXEN`"] pub type DMAMUXEN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `DMAMUXEN`"] pub struct DMAMUXEN_W<'a> { w: &'a mut W, } impl<'a> DMAMUXEN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 2)) | (((value as u32) & 0x01) << 2); self.w } } #[doc = "Reader of field `CORDICEN`"] pub type CORDICEN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `CORDICEN`"] pub struct CORDICEN_W<'a> { w: &'a mut W, } impl<'a> CORDICEN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 3)) | (((value as u32) & 0x01) << 3); self.w } } #[doc = "Reader of field `FMACEN`"] pub type FMACEN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `FMACEN`"] pub struct FMACEN_W<'a> { w: &'a mut W, } impl<'a> FMACEN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 4)) | (((value as u32) & 0x01) << 4); self.w } } #[doc = "Reader of field `FLASHEN`"] pub type FLASHEN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `FLASHEN`"] pub struct FLASHEN_W<'a> { w: &'a mut W, } impl<'a> FLASHEN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 8)) | (((value as u32) & 0x01) << 8); self.w } } #[doc = "Reader of field `CRCEN`"] pub type CRCEN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `CRCEN`"] pub struct CRCEN_W<'a> { w: &'a mut W, } impl<'a> CRCEN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 12)) | (((value as u32) & 0x01) << 12); self.w } } impl R { #[doc = "Bit 0 - DMA1 clock enable"] #[inline(always)] pub fn dma1en(&self) -> DMA1EN_R { DMA1EN_R::new((self.bits & 0x01) != 0) } #[doc = "Bit 1 - DMA2 clock enable"] #[inline(always)] pub fn dma2en(&self) -> DMA2EN_R { DMA2EN_R::new(((self.bits >> 1) & 0x01) != 0) } #[doc = "Bit 2 - DMAMUX clock enable"] #[inline(always)] pub fn dmamuxen(&self) -> DMAMUXEN_R { DMAMUXEN_R::new(((self.bits >> 2) & 0x01) != 0) } #[doc = "Bit 3 - CORDIC clock enable"] #[inline(always)] pub fn cordicen(&self) -> CORDICEN_R { CORDICEN_R::new(((self.bits >> 3) & 0x01) != 0) } #[doc = "Bit 4 - FMAC clock enable"] #[inline(always)] pub fn fmacen(&self) -> FMACEN_R { FMACEN_R::new(((self.bits >> 4) & 0x01) != 0) } #[doc = "Bit 8 - Flash memory interface clock enable"] #[inline(always)] pub fn flashen(&self) -> FLASHEN_R { FLASHEN_R::new(((self.bits >> 8) & 0x01) != 0) } #[doc = "Bit 12 - CRC clock enable"] #[inline(always)] pub fn crcen(&self) -> CRCEN_R { CRCEN_R::new(((self.bits >> 12) & 0x01) != 0) } } impl W { #[doc = "Bit 0 - DMA1 clock enable"] #[inline(always)] pub fn dma1en(&mut self) -> DMA1EN_W { DMA1EN_W { w: self } } #[doc = "Bit 1 - DMA2 clock enable"] #[inline(always)] pub fn dma2en(&mut self) -> DMA2EN_W { DMA2EN_W { w: self } } #[doc = "Bit 2 - DMAMUX clock enable"] #[inline(always)] pub fn dmamuxen(&mut self) -> DMAMUXEN_W { DMAMUXEN_W { w: self } } #[doc = "Bit 3 - CORDIC clock enable"] #[inline(always)] pub fn cordicen(&mut self) -> CORDICEN_W { CORDICEN_W { w: self } } #[doc = "Bit 4 - FMAC clock enable"] #[inline(always)] pub fn fmacen(&mut self) -> FMACEN_W { FMACEN_W { w: self } } #[doc = "Bit 8 - Flash memory interface clock enable"] #[inline(always)] pub fn flashen(&mut self) -> FLASHEN_W { FLASHEN_W { w: self } } #[doc = "Bit 12 - CRC clock enable"] #[inline(always)] pub fn crcen(&mut self) -> CRCEN_W { CRCEN_W { w: self } } }