1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734
#[doc = "Reader of register CR2"] pub type R = crate::R<u32, super::CR2>; #[doc = "Writer for register CR2"] pub type W = crate::W<u32, super::CR2>; #[doc = "Register CR2 `reset()`'s with value 0"] impl crate::ResetValue for super::CR2 { type Type = u32; #[inline(always)] fn reset_value() -> Self::Type { 0 } } #[doc = "Reader of field `ADD4_7`"] pub type ADD4_7_R = crate::R<u8, u8>; #[doc = "Write proxy for field `ADD4_7`"] pub struct ADD4_7_W<'a> { w: &'a mut W, } impl<'a> ADD4_7_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x0f << 28)) | (((value as u32) & 0x0f) << 28); self.w } } #[doc = "Reader of field `ADD0_3`"] pub type ADD0_3_R = crate::R<u8, u8>; #[doc = "Write proxy for field `ADD0_3`"] pub struct ADD0_3_W<'a> { w: &'a mut W, } impl<'a> ADD0_3_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x0f << 24)) | (((value as u32) & 0x0f) << 24); self.w } } #[doc = "Reader of field `RTOEN`"] pub type RTOEN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `RTOEN`"] pub struct RTOEN_W<'a> { w: &'a mut W, } impl<'a> RTOEN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 23)) | (((value as u32) & 0x01) << 23); self.w } } #[doc = "Reader of field `ABRMOD1`"] pub type ABRMOD1_R = crate::R<bool, bool>; #[doc = "Write proxy for field `ABRMOD1`"] pub struct ABRMOD1_W<'a> { w: &'a mut W, } impl<'a> ABRMOD1_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 22)) | (((value as u32) & 0x01) << 22); self.w } } #[doc = "Reader of field `ABRMOD0`"] pub type ABRMOD0_R = crate::R<bool, bool>; #[doc = "Write proxy for field `ABRMOD0`"] pub struct ABRMOD0_W<'a> { w: &'a mut W, } impl<'a> ABRMOD0_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 21)) | (((value as u32) & 0x01) << 21); self.w } } #[doc = "Reader of field `ABREN`"] pub type ABREN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `ABREN`"] pub struct ABREN_W<'a> { w: &'a mut W, } impl<'a> ABREN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 20)) | (((value as u32) & 0x01) << 20); self.w } } #[doc = "Reader of field `MSBFIRST`"] pub type MSBFIRST_R = crate::R<bool, bool>; #[doc = "Write proxy for field `MSBFIRST`"] pub struct MSBFIRST_W<'a> { w: &'a mut W, } impl<'a> MSBFIRST_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 19)) | (((value as u32) & 0x01) << 19); self.w } } #[doc = "Reader of field `TAINV`"] pub type TAINV_R = crate::R<bool, bool>; #[doc = "Write proxy for field `TAINV`"] pub struct TAINV_W<'a> { w: &'a mut W, } impl<'a> TAINV_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 18)) | (((value as u32) & 0x01) << 18); self.w } } #[doc = "Reader of field `TXINV`"] pub type TXINV_R = crate::R<bool, bool>; #[doc = "Write proxy for field `TXINV`"] pub struct TXINV_W<'a> { w: &'a mut W, } impl<'a> TXINV_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 17)) | (((value as u32) & 0x01) << 17); self.w } } #[doc = "Reader of field `RXINV`"] pub type RXINV_R = crate::R<bool, bool>; #[doc = "Write proxy for field `RXINV`"] pub struct RXINV_W<'a> { w: &'a mut W, } impl<'a> RXINV_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 16)) | (((value as u32) & 0x01) << 16); self.w } } #[doc = "Reader of field `SWAP`"] pub type SWAP_R = crate::R<bool, bool>; #[doc = "Write proxy for field `SWAP`"] pub struct SWAP_W<'a> { w: &'a mut W, } impl<'a> SWAP_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 15)) | (((value as u32) & 0x01) << 15); self.w } } #[doc = "Reader of field `LINEN`"] pub type LINEN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `LINEN`"] pub struct LINEN_W<'a> { w: &'a mut W, } impl<'a> LINEN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 14)) | (((value as u32) & 0x01) << 14); self.w } } #[doc = "Reader of field `STOP`"] pub type STOP_R = crate::R<u8, u8>; #[doc = "Write proxy for field `STOP`"] pub struct STOP_W<'a> { w: &'a mut W, } impl<'a> STOP_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 12)) | (((value as u32) & 0x03) << 12); self.w } } #[doc = "Reader of field `CLKEN`"] pub type CLKEN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `CLKEN`"] pub struct CLKEN_W<'a> { w: &'a mut W, } impl<'a> CLKEN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 11)) | (((value as u32) & 0x01) << 11); self.w } } #[doc = "Reader of field `CPOL`"] pub type CPOL_R = crate::R<bool, bool>; #[doc = "Write proxy for field `CPOL`"] pub struct CPOL_W<'a> { w: &'a mut W, } impl<'a> CPOL_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 10)) | (((value as u32) & 0x01) << 10); self.w } } #[doc = "Reader of field `CPHA`"] pub type CPHA_R = crate::R<bool, bool>; #[doc = "Write proxy for field `CPHA`"] pub struct CPHA_W<'a> { w: &'a mut W, } impl<'a> CPHA_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 9)) | (((value as u32) & 0x01) << 9); self.w } } #[doc = "Reader of field `LBCL`"] pub type LBCL_R = crate::R<bool, bool>; #[doc = "Write proxy for field `LBCL`"] pub struct LBCL_W<'a> { w: &'a mut W, } impl<'a> LBCL_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 8)) | (((value as u32) & 0x01) << 8); self.w } } #[doc = "Reader of field `LBDIE`"] pub type LBDIE_R = crate::R<bool, bool>; #[doc = "Write proxy for field `LBDIE`"] pub struct LBDIE_W<'a> { w: &'a mut W, } impl<'a> LBDIE_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 6)) | (((value as u32) & 0x01) << 6); self.w } } #[doc = "Reader of field `LBDL`"] pub type LBDL_R = crate::R<bool, bool>; #[doc = "Write proxy for field `LBDL`"] pub struct LBDL_W<'a> { w: &'a mut W, } impl<'a> LBDL_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 5)) | (((value as u32) & 0x01) << 5); self.w } } #[doc = "Reader of field `ADDM7`"] pub type ADDM7_R = crate::R<bool, bool>; #[doc = "Write proxy for field `ADDM7`"] pub struct ADDM7_W<'a> { w: &'a mut W, } impl<'a> ADDM7_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 4)) | (((value as u32) & 0x01) << 4); self.w } } #[doc = "Reader of field `DIS_NSS`"] pub type DIS_NSS_R = crate::R<bool, bool>; #[doc = "Write proxy for field `DIS_NSS`"] pub struct DIS_NSS_W<'a> { w: &'a mut W, } impl<'a> DIS_NSS_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 3)) | (((value as u32) & 0x01) << 3); self.w } } #[doc = "Reader of field `SLVEN`"] pub type SLVEN_R = crate::R<bool, bool>; #[doc = "Write proxy for field `SLVEN`"] pub struct SLVEN_W<'a> { w: &'a mut W, } impl<'a> SLVEN_W<'a> { #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !0x01) | ((value as u32) & 0x01); self.w } } impl R { #[doc = "Bits 28:31 - Address of the USART node"] #[inline(always)] pub fn add4_7(&self) -> ADD4_7_R { ADD4_7_R::new(((self.bits >> 28) & 0x0f) as u8) } #[doc = "Bits 24:27 - Address of the USART node"] #[inline(always)] pub fn add0_3(&self) -> ADD0_3_R { ADD0_3_R::new(((self.bits >> 24) & 0x0f) as u8) } #[doc = "Bit 23 - Receiver timeout enable"] #[inline(always)] pub fn rtoen(&self) -> RTOEN_R { RTOEN_R::new(((self.bits >> 23) & 0x01) != 0) } #[doc = "Bit 22 - Auto baud rate mode"] #[inline(always)] pub fn abrmod1(&self) -> ABRMOD1_R { ABRMOD1_R::new(((self.bits >> 22) & 0x01) != 0) } #[doc = "Bit 21 - ABRMOD0"] #[inline(always)] pub fn abrmod0(&self) -> ABRMOD0_R { ABRMOD0_R::new(((self.bits >> 21) & 0x01) != 0) } #[doc = "Bit 20 - Auto baud rate enable"] #[inline(always)] pub fn abren(&self) -> ABREN_R { ABREN_R::new(((self.bits >> 20) & 0x01) != 0) } #[doc = "Bit 19 - Most significant bit first"] #[inline(always)] pub fn msbfirst(&self) -> MSBFIRST_R { MSBFIRST_R::new(((self.bits >> 19) & 0x01) != 0) } #[doc = "Bit 18 - Binary data inversion"] #[inline(always)] pub fn tainv(&self) -> TAINV_R { TAINV_R::new(((self.bits >> 18) & 0x01) != 0) } #[doc = "Bit 17 - TX pin active level inversion"] #[inline(always)] pub fn txinv(&self) -> TXINV_R { TXINV_R::new(((self.bits >> 17) & 0x01) != 0) } #[doc = "Bit 16 - RX pin active level inversion"] #[inline(always)] pub fn rxinv(&self) -> RXINV_R { RXINV_R::new(((self.bits >> 16) & 0x01) != 0) } #[doc = "Bit 15 - Swap TX/RX pins"] #[inline(always)] pub fn swap(&self) -> SWAP_R { SWAP_R::new(((self.bits >> 15) & 0x01) != 0) } #[doc = "Bit 14 - LIN mode enable"] #[inline(always)] pub fn linen(&self) -> LINEN_R { LINEN_R::new(((self.bits >> 14) & 0x01) != 0) } #[doc = "Bits 12:13 - STOP bits"] #[inline(always)] pub fn stop(&self) -> STOP_R { STOP_R::new(((self.bits >> 12) & 0x03) as u8) } #[doc = "Bit 11 - Clock enable"] #[inline(always)] pub fn clken(&self) -> CLKEN_R { CLKEN_R::new(((self.bits >> 11) & 0x01) != 0) } #[doc = "Bit 10 - Clock polarity"] #[inline(always)] pub fn cpol(&self) -> CPOL_R { CPOL_R::new(((self.bits >> 10) & 0x01) != 0) } #[doc = "Bit 9 - Clock phase"] #[inline(always)] pub fn cpha(&self) -> CPHA_R { CPHA_R::new(((self.bits >> 9) & 0x01) != 0) } #[doc = "Bit 8 - Last bit clock pulse"] #[inline(always)] pub fn lbcl(&self) -> LBCL_R { LBCL_R::new(((self.bits >> 8) & 0x01) != 0) } #[doc = "Bit 6 - LIN break detection interrupt enable"] #[inline(always)] pub fn lbdie(&self) -> LBDIE_R { LBDIE_R::new(((self.bits >> 6) & 0x01) != 0) } #[doc = "Bit 5 - LIN break detection length"] #[inline(always)] pub fn lbdl(&self) -> LBDL_R { LBDL_R::new(((self.bits >> 5) & 0x01) != 0) } #[doc = "Bit 4 - 7-bit Address Detection/4-bit Address Detection"] #[inline(always)] pub fn addm7(&self) -> ADDM7_R { ADDM7_R::new(((self.bits >> 4) & 0x01) != 0) } #[doc = "Bit 3 - DIS_NSS"] #[inline(always)] pub fn dis_nss(&self) -> DIS_NSS_R { DIS_NSS_R::new(((self.bits >> 3) & 0x01) != 0) } #[doc = "Bit 0 - SLVEN"] #[inline(always)] pub fn slven(&self) -> SLVEN_R { SLVEN_R::new((self.bits & 0x01) != 0) } } impl W { #[doc = "Bits 28:31 - Address of the USART node"] #[inline(always)] pub fn add4_7(&mut self) -> ADD4_7_W { ADD4_7_W { w: self } } #[doc = "Bits 24:27 - Address of the USART node"] #[inline(always)] pub fn add0_3(&mut self) -> ADD0_3_W { ADD0_3_W { w: self } } #[doc = "Bit 23 - Receiver timeout enable"] #[inline(always)] pub fn rtoen(&mut self) -> RTOEN_W { RTOEN_W { w: self } } #[doc = "Bit 22 - Auto baud rate mode"] #[inline(always)] pub fn abrmod1(&mut self) -> ABRMOD1_W { ABRMOD1_W { w: self } } #[doc = "Bit 21 - ABRMOD0"] #[inline(always)] pub fn abrmod0(&mut self) -> ABRMOD0_W { ABRMOD0_W { w: self } } #[doc = "Bit 20 - Auto baud rate enable"] #[inline(always)] pub fn abren(&mut self) -> ABREN_W { ABREN_W { w: self } } #[doc = "Bit 19 - Most significant bit first"] #[inline(always)] pub fn msbfirst(&mut self) -> MSBFIRST_W { MSBFIRST_W { w: self } } #[doc = "Bit 18 - Binary data inversion"] #[inline(always)] pub fn tainv(&mut self) -> TAINV_W { TAINV_W { w: self } } #[doc = "Bit 17 - TX pin active level inversion"] #[inline(always)] pub fn txinv(&mut self) -> TXINV_W { TXINV_W { w: self } } #[doc = "Bit 16 - RX pin active level inversion"] #[inline(always)] pub fn rxinv(&mut self) -> RXINV_W { RXINV_W { w: self } } #[doc = "Bit 15 - Swap TX/RX pins"] #[inline(always)] pub fn swap(&mut self) -> SWAP_W { SWAP_W { w: self } } #[doc = "Bit 14 - LIN mode enable"] #[inline(always)] pub fn linen(&mut self) -> LINEN_W { LINEN_W { w: self } } #[doc = "Bits 12:13 - STOP bits"] #[inline(always)] pub fn stop(&mut self) -> STOP_W { STOP_W { w: self } } #[doc = "Bit 11 - Clock enable"] #[inline(always)] pub fn clken(&mut self) -> CLKEN_W { CLKEN_W { w: self } } #[doc = "Bit 10 - Clock polarity"] #[inline(always)] pub fn cpol(&mut self) -> CPOL_W { CPOL_W { w: self } } #[doc = "Bit 9 - Clock phase"] #[inline(always)] pub fn cpha(&mut self) -> CPHA_W { CPHA_W { w: self } } #[doc = "Bit 8 - Last bit clock pulse"] #[inline(always)] pub fn lbcl(&mut self) -> LBCL_W { LBCL_W { w: self } } #[doc = "Bit 6 - LIN break detection interrupt enable"] #[inline(always)] pub fn lbdie(&mut self) -> LBDIE_W { LBDIE_W { w: self } } #[doc = "Bit 5 - LIN break detection length"] #[inline(always)] pub fn lbdl(&mut self) -> LBDL_W { LBDL_W { w: self } } #[doc = "Bit 4 - 7-bit Address Detection/4-bit Address Detection"] #[inline(always)] pub fn addm7(&mut self) -> ADDM7_W { ADDM7_W { w: self } } #[doc = "Bit 3 - DIS_NSS"] #[inline(always)] pub fn dis_nss(&mut self) -> DIS_NSS_W { DIS_NSS_W { w: self } } #[doc = "Bit 0 - SLVEN"] #[inline(always)] pub fn slven(&mut self) -> SLVEN_W { SLVEN_W { w: self } } }