[−][src]Module stm32g0::stm32g0x1::dma
DMA controller
Modules
| ccr1 | DMA channel x configuration register |
| ccr2 | DMA channel x configuration register |
| ccr3 | DMA channel x configuration register |
| ccr4 | DMA channel x configuration register |
| ccr5 | DMA channel x configuration register |
| ccr6 | DMA channel x configuration register |
| ccr7 | DMA channel x configuration register |
| cmar1 | DMA channel x memory address register |
| cmar2 | DMA channel x memory address register |
| cmar3 | DMA channel x memory address register |
| cmar4 | DMA channel x memory address register |
| cmar5 | DMA channel x memory address register |
| cmar6 | DMA channel x memory address register |
| cmar7 | DMA channel x memory address register |
| cndtr1 | DMA channel x number of data register |
| cndtr2 | DMA channel x number of data register |
| cndtr3 | DMA channel x configuration register |
| cndtr4 | DMA channel x configuration register |
| cndtr5 | DMA channel x configuration register |
| cndtr6 | DMA channel x configuration register |
| cndtr7 | DMA channel x configuration register |
| cpar1 | DMA channel x peripheral address register |
| cpar2 | DMA channel x peripheral address register |
| cpar3 | DMA channel x peripheral address register |
| cpar4 | DMA channel x peripheral address register |
| cpar5 | DMA channel x peripheral address register |
| cpar6 | DMA channel x peripheral address register |
| cpar7 | DMA channel x peripheral address register |
| ifcr | high interrupt status register |
| isr | low interrupt status register |
Structs
| CCR1 | DMA channel x configuration register |
| CCR2 | DMA channel x configuration register |
| CCR3 | DMA channel x configuration register |
| CCR4 | DMA channel x configuration register |
| CCR5 | DMA channel x configuration register |
| CCR6 | DMA channel x configuration register |
| CCR7 | DMA channel x configuration register |
| CMAR1 | DMA channel x memory address register |
| CMAR2 | DMA channel x memory address register |
| CMAR3 | DMA channel x memory address register |
| CMAR4 | DMA channel x memory address register |
| CMAR5 | DMA channel x memory address register |
| CMAR6 | DMA channel x memory address register |
| CMAR7 | DMA channel x memory address register |
| CNDTR1 | DMA channel x number of data register |
| CNDTR2 | DMA channel x number of data register |
| CNDTR3 | DMA channel x configuration register |
| CNDTR4 | DMA channel x configuration register |
| CNDTR5 | DMA channel x configuration register |
| CNDTR6 | DMA channel x configuration register |
| CNDTR7 | DMA channel x configuration register |
| CPAR1 | DMA channel x peripheral address register |
| CPAR2 | DMA channel x peripheral address register |
| CPAR3 | DMA channel x peripheral address register |
| CPAR4 | DMA channel x peripheral address register |
| CPAR5 | DMA channel x peripheral address register |
| CPAR6 | DMA channel x peripheral address register |
| CPAR7 | DMA channel x peripheral address register |
| IFCR | high interrupt status register |
| ISR | low interrupt status register |
| RegisterBlock | Register block |