stm32f1/stm32f100/exti/
emr.rs

1///Register `EMR` reader
2pub type R = crate::R<EMRrs>;
3///Register `EMR` writer
4pub type W = crate::W<EMRrs>;
5/**Event Mask on line %s
6
7Value on reset: 0*/
8#[cfg_attr(feature = "defmt", derive(defmt::Format))]
9#[derive(Clone, Copy, Debug, PartialEq, Eq)]
10pub enum EVENT_MASK {
11    ///0: Event request line is masked
12    Masked = 0,
13    ///1: Event request line is unmasked
14    Unmasked = 1,
15}
16impl From<EVENT_MASK> for bool {
17    #[inline(always)]
18    fn from(variant: EVENT_MASK) -> Self {
19        variant as u8 != 0
20    }
21}
22///Field `MR(0-17)` reader - Event Mask on line %s
23pub type MR_R = crate::BitReader<EVENT_MASK>;
24impl MR_R {
25    ///Get enumerated values variant
26    #[inline(always)]
27    pub const fn variant(&self) -> EVENT_MASK {
28        match self.bits {
29            false => EVENT_MASK::Masked,
30            true => EVENT_MASK::Unmasked,
31        }
32    }
33    ///Event request line is masked
34    #[inline(always)]
35    pub fn is_masked(&self) -> bool {
36        *self == EVENT_MASK::Masked
37    }
38    ///Event request line is unmasked
39    #[inline(always)]
40    pub fn is_unmasked(&self) -> bool {
41        *self == EVENT_MASK::Unmasked
42    }
43}
44///Field `MR(0-17)` writer - Event Mask on line %s
45pub type MR_W<'a, REG> = crate::BitWriter<'a, REG, EVENT_MASK>;
46impl<'a, REG> MR_W<'a, REG>
47where
48    REG: crate::Writable + crate::RegisterSpec,
49{
50    ///Event request line is masked
51    #[inline(always)]
52    pub fn masked(self) -> &'a mut crate::W<REG> {
53        self.variant(EVENT_MASK::Masked)
54    }
55    ///Event request line is unmasked
56    #[inline(always)]
57    pub fn unmasked(self) -> &'a mut crate::W<REG> {
58        self.variant(EVENT_MASK::Unmasked)
59    }
60}
61impl R {
62    ///Event Mask on line (0-17)
63    ///
64    ///<div class="warning">`n` is number of field in register. `n == 0` corresponds to `MR0` field.</div>
65    #[inline(always)]
66    pub fn mr(&self, n: u8) -> MR_R {
67        #[allow(clippy::no_effect)]
68        [(); 18][n as usize];
69        MR_R::new(((self.bits >> n) & 1) != 0)
70    }
71    ///Iterator for array of:
72    ///Event Mask on line (0-17)
73    #[inline(always)]
74    pub fn mr_iter(&self) -> impl Iterator<Item = MR_R> + '_ {
75        (0..18).map(move |n| MR_R::new(((self.bits >> n) & 1) != 0))
76    }
77    ///Bit 0 - Event Mask on line 0
78    #[inline(always)]
79    pub fn mr0(&self) -> MR_R {
80        MR_R::new((self.bits & 1) != 0)
81    }
82    ///Bit 1 - Event Mask on line 1
83    #[inline(always)]
84    pub fn mr1(&self) -> MR_R {
85        MR_R::new(((self.bits >> 1) & 1) != 0)
86    }
87    ///Bit 2 - Event Mask on line 2
88    #[inline(always)]
89    pub fn mr2(&self) -> MR_R {
90        MR_R::new(((self.bits >> 2) & 1) != 0)
91    }
92    ///Bit 3 - Event Mask on line 3
93    #[inline(always)]
94    pub fn mr3(&self) -> MR_R {
95        MR_R::new(((self.bits >> 3) & 1) != 0)
96    }
97    ///Bit 4 - Event Mask on line 4
98    #[inline(always)]
99    pub fn mr4(&self) -> MR_R {
100        MR_R::new(((self.bits >> 4) & 1) != 0)
101    }
102    ///Bit 5 - Event Mask on line 5
103    #[inline(always)]
104    pub fn mr5(&self) -> MR_R {
105        MR_R::new(((self.bits >> 5) & 1) != 0)
106    }
107    ///Bit 6 - Event Mask on line 6
108    #[inline(always)]
109    pub fn mr6(&self) -> MR_R {
110        MR_R::new(((self.bits >> 6) & 1) != 0)
111    }
112    ///Bit 7 - Event Mask on line 7
113    #[inline(always)]
114    pub fn mr7(&self) -> MR_R {
115        MR_R::new(((self.bits >> 7) & 1) != 0)
116    }
117    ///Bit 8 - Event Mask on line 8
118    #[inline(always)]
119    pub fn mr8(&self) -> MR_R {
120        MR_R::new(((self.bits >> 8) & 1) != 0)
121    }
122    ///Bit 9 - Event Mask on line 9
123    #[inline(always)]
124    pub fn mr9(&self) -> MR_R {
125        MR_R::new(((self.bits >> 9) & 1) != 0)
126    }
127    ///Bit 10 - Event Mask on line 10
128    #[inline(always)]
129    pub fn mr10(&self) -> MR_R {
130        MR_R::new(((self.bits >> 10) & 1) != 0)
131    }
132    ///Bit 11 - Event Mask on line 11
133    #[inline(always)]
134    pub fn mr11(&self) -> MR_R {
135        MR_R::new(((self.bits >> 11) & 1) != 0)
136    }
137    ///Bit 12 - Event Mask on line 12
138    #[inline(always)]
139    pub fn mr12(&self) -> MR_R {
140        MR_R::new(((self.bits >> 12) & 1) != 0)
141    }
142    ///Bit 13 - Event Mask on line 13
143    #[inline(always)]
144    pub fn mr13(&self) -> MR_R {
145        MR_R::new(((self.bits >> 13) & 1) != 0)
146    }
147    ///Bit 14 - Event Mask on line 14
148    #[inline(always)]
149    pub fn mr14(&self) -> MR_R {
150        MR_R::new(((self.bits >> 14) & 1) != 0)
151    }
152    ///Bit 15 - Event Mask on line 15
153    #[inline(always)]
154    pub fn mr15(&self) -> MR_R {
155        MR_R::new(((self.bits >> 15) & 1) != 0)
156    }
157    ///Bit 16 - Event Mask on line 16
158    #[inline(always)]
159    pub fn mr16(&self) -> MR_R {
160        MR_R::new(((self.bits >> 16) & 1) != 0)
161    }
162    ///Bit 17 - Event Mask on line 17
163    #[inline(always)]
164    pub fn mr17(&self) -> MR_R {
165        MR_R::new(((self.bits >> 17) & 1) != 0)
166    }
167}
168impl core::fmt::Debug for R {
169    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
170        f.debug_struct("EMR")
171            .field("mr0", &self.mr0())
172            .field("mr1", &self.mr1())
173            .field("mr2", &self.mr2())
174            .field("mr3", &self.mr3())
175            .field("mr4", &self.mr4())
176            .field("mr5", &self.mr5())
177            .field("mr6", &self.mr6())
178            .field("mr7", &self.mr7())
179            .field("mr8", &self.mr8())
180            .field("mr9", &self.mr9())
181            .field("mr10", &self.mr10())
182            .field("mr11", &self.mr11())
183            .field("mr12", &self.mr12())
184            .field("mr13", &self.mr13())
185            .field("mr14", &self.mr14())
186            .field("mr15", &self.mr15())
187            .field("mr16", &self.mr16())
188            .field("mr17", &self.mr17())
189            .finish()
190    }
191}
192impl W {
193    ///Event Mask on line (0-17)
194    ///
195    ///<div class="warning">`n` is number of field in register. `n == 0` corresponds to `MR0` field.</div>
196    #[inline(always)]
197    pub fn mr(&mut self, n: u8) -> MR_W<EMRrs> {
198        #[allow(clippy::no_effect)]
199        [(); 18][n as usize];
200        MR_W::new(self, n)
201    }
202    ///Bit 0 - Event Mask on line 0
203    #[inline(always)]
204    pub fn mr0(&mut self) -> MR_W<EMRrs> {
205        MR_W::new(self, 0)
206    }
207    ///Bit 1 - Event Mask on line 1
208    #[inline(always)]
209    pub fn mr1(&mut self) -> MR_W<EMRrs> {
210        MR_W::new(self, 1)
211    }
212    ///Bit 2 - Event Mask on line 2
213    #[inline(always)]
214    pub fn mr2(&mut self) -> MR_W<EMRrs> {
215        MR_W::new(self, 2)
216    }
217    ///Bit 3 - Event Mask on line 3
218    #[inline(always)]
219    pub fn mr3(&mut self) -> MR_W<EMRrs> {
220        MR_W::new(self, 3)
221    }
222    ///Bit 4 - Event Mask on line 4
223    #[inline(always)]
224    pub fn mr4(&mut self) -> MR_W<EMRrs> {
225        MR_W::new(self, 4)
226    }
227    ///Bit 5 - Event Mask on line 5
228    #[inline(always)]
229    pub fn mr5(&mut self) -> MR_W<EMRrs> {
230        MR_W::new(self, 5)
231    }
232    ///Bit 6 - Event Mask on line 6
233    #[inline(always)]
234    pub fn mr6(&mut self) -> MR_W<EMRrs> {
235        MR_W::new(self, 6)
236    }
237    ///Bit 7 - Event Mask on line 7
238    #[inline(always)]
239    pub fn mr7(&mut self) -> MR_W<EMRrs> {
240        MR_W::new(self, 7)
241    }
242    ///Bit 8 - Event Mask on line 8
243    #[inline(always)]
244    pub fn mr8(&mut self) -> MR_W<EMRrs> {
245        MR_W::new(self, 8)
246    }
247    ///Bit 9 - Event Mask on line 9
248    #[inline(always)]
249    pub fn mr9(&mut self) -> MR_W<EMRrs> {
250        MR_W::new(self, 9)
251    }
252    ///Bit 10 - Event Mask on line 10
253    #[inline(always)]
254    pub fn mr10(&mut self) -> MR_W<EMRrs> {
255        MR_W::new(self, 10)
256    }
257    ///Bit 11 - Event Mask on line 11
258    #[inline(always)]
259    pub fn mr11(&mut self) -> MR_W<EMRrs> {
260        MR_W::new(self, 11)
261    }
262    ///Bit 12 - Event Mask on line 12
263    #[inline(always)]
264    pub fn mr12(&mut self) -> MR_W<EMRrs> {
265        MR_W::new(self, 12)
266    }
267    ///Bit 13 - Event Mask on line 13
268    #[inline(always)]
269    pub fn mr13(&mut self) -> MR_W<EMRrs> {
270        MR_W::new(self, 13)
271    }
272    ///Bit 14 - Event Mask on line 14
273    #[inline(always)]
274    pub fn mr14(&mut self) -> MR_W<EMRrs> {
275        MR_W::new(self, 14)
276    }
277    ///Bit 15 - Event Mask on line 15
278    #[inline(always)]
279    pub fn mr15(&mut self) -> MR_W<EMRrs> {
280        MR_W::new(self, 15)
281    }
282    ///Bit 16 - Event Mask on line 16
283    #[inline(always)]
284    pub fn mr16(&mut self) -> MR_W<EMRrs> {
285        MR_W::new(self, 16)
286    }
287    ///Bit 17 - Event Mask on line 17
288    #[inline(always)]
289    pub fn mr17(&mut self) -> MR_W<EMRrs> {
290        MR_W::new(self, 17)
291    }
292}
293/**Event mask register (EXTI_EMR)
294
295You can [`read`](crate::Reg::read) this register and get [`emr::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`emr::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
296
297See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F100.html#EXTI:EMR)*/
298pub struct EMRrs;
299impl crate::RegisterSpec for EMRrs {
300    type Ux = u32;
301}
302///`read()` method returns [`emr::R`](R) reader structure
303impl crate::Readable for EMRrs {}
304///`write(|w| ..)` method takes [`emr::W`](W) writer structure
305impl crate::Writable for EMRrs {
306    type Safety = crate::Unsafe;
307}
308///`reset()` method sets EMR to value 0
309impl crate::Resettable for EMRrs {}