1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
#[doc = r"Register block"] #[repr(C)] pub struct RegisterBlock { #[doc = "0x00 - master control register"] pub mcr: MCR, #[doc = "0x04 - master status register"] pub msr: MSR, #[doc = "0x08 - transmit status register"] pub tsr: TSR, #[doc = "0x0c - receive FIFO 0 register"] pub rfr: [RFR; 2], #[doc = "0x14 - interrupt enable register"] pub ier: IER, #[doc = "0x18 - error status register"] pub esr: ESR, #[doc = "0x1c - bit timing register"] pub btr: BTR, _reserved7: [u8; 352usize], #[doc = "0x180 - CAN Transmit cluster"] pub tx: [TX; 3], #[doc = "0x1b0 - CAN Receive cluster"] pub rx: [RX; 2], _reserved9: [u8; 48usize], #[doc = "0x200 - filter master register"] pub fmr: FMR, #[doc = "0x204 - filter mode register"] pub fm1r: FM1R, _reserved11: [u8; 4usize], #[doc = "0x20c - filter scale register"] pub fs1r: FS1R, _reserved12: [u8; 4usize], #[doc = "0x214 - filter FIFO assignment register"] pub ffa1r: FFA1R, _reserved13: [u8; 4usize], #[doc = "0x21c - filter activation register"] pub fa1r: FA1R, _reserved14: [u8; 32usize], #[doc = "0x240 - CAN Filter Bank cluster"] pub fb: [FB; 28], } #[doc = r"Register block"] #[repr(C)] pub struct TX { #[doc = "0x00 - TX mailbox identifier register"] pub tir: self::tx::TIR, #[doc = "0x04 - mailbox data length control and time stamp register"] pub tdtr: self::tx::TDTR, #[doc = "0x08 - mailbox data low register"] pub tdlr: self::tx::TDLR, #[doc = "0x0c - mailbox data high register"] pub tdhr: self::tx::TDHR, } #[doc = r"Register block"] #[doc = "CAN Transmit cluster"] pub mod tx; #[doc = r"Register block"] #[repr(C)] pub struct RX { #[doc = "0x00 - receive FIFO mailbox identifier register"] pub rir: self::rx::RIR, #[doc = "0x04 - mailbox data high register"] pub rdtr: self::rx::RDTR, #[doc = "0x08 - mailbox data high register"] pub rdlr: self::rx::RDLR, #[doc = "0x0c - receive FIFO mailbox data high register"] pub rdhr: self::rx::RDHR, } #[doc = r"Register block"] #[doc = "CAN Receive cluster"] pub mod rx; #[doc = r"Register block"] #[repr(C)] pub struct FB { #[doc = "0x00 - Filter bank 0 register 1"] pub fr1: self::fb::FR1, #[doc = "0x04 - Filter bank 0 register 2"] pub fr2: self::fb::FR2, } #[doc = r"Register block"] #[doc = "CAN Filter Bank cluster"] pub mod fb; #[doc = "master control register\n\nThis register you can [`read`](crate::generic::Reg::read), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [mcr](mcr) module"] pub type MCR = crate::Reg<u32, _MCR>; #[allow(missing_docs)] #[doc(hidden)] pub struct _MCR; #[doc = "`read()` method returns [mcr::R](mcr::R) reader structure"] impl crate::Readable for MCR {} #[doc = "`write(|w| ..)` method takes [mcr::W](mcr::W) writer structure"] impl crate::Writable for MCR {} #[doc = "master control register"] pub mod mcr; #[doc = "master status register\n\nThis register you can [`read`](crate::generic::Reg::read), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [msr](msr) module"] pub type MSR = crate::Reg<u32, _MSR>; #[allow(missing_docs)] #[doc(hidden)] pub struct _MSR; #[doc = "`read()` method returns [msr::R](msr::R) reader structure"] impl crate::Readable for MSR {} #[doc = "`write(|w| ..)` method takes [msr::W](msr::W) writer structure"] impl crate::Writable for MSR {} #[doc = "master status register"] pub mod msr; #[doc = "transmit status register\n\nThis register you can [`read`](crate::generic::Reg::read), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [tsr](tsr) module"] pub type TSR = crate::Reg<u32, _TSR>; #[allow(missing_docs)] #[doc(hidden)] pub struct _TSR; #[doc = "`read()` method returns [tsr::R](tsr::R) reader structure"] impl crate::Readable for TSR {} #[doc = "`write(|w| ..)` method takes [tsr::W](tsr::W) writer structure"] impl crate::Writable for TSR {} #[doc = "transmit status register"] pub mod tsr; #[doc = "receive FIFO 0 register\n\nThis register you can [`read`](crate::generic::Reg::read), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [rfr](rfr) module"] pub type RFR = crate::Reg<u32, _RFR>; #[allow(missing_docs)] #[doc(hidden)] pub struct _RFR; #[doc = "`read()` method returns [rfr::R](rfr::R) reader structure"] impl crate::Readable for RFR {} #[doc = "`write(|w| ..)` method takes [rfr::W](rfr::W) writer structure"] impl crate::Writable for RFR {} #[doc = "receive FIFO 0 register"] pub mod rfr; #[doc = "interrupt enable register\n\nThis register you can [`read`](crate::generic::Reg::read), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [ier](ier) module"] pub type IER = crate::Reg<u32, _IER>; #[allow(missing_docs)] #[doc(hidden)] pub struct _IER; #[doc = "`read()` method returns [ier::R](ier::R) reader structure"] impl crate::Readable for IER {} #[doc = "`write(|w| ..)` method takes [ier::W](ier::W) writer structure"] impl crate::Writable for IER {} #[doc = "interrupt enable register"] pub mod ier; #[doc = "error status register\n\nThis register you can [`read`](crate::generic::Reg::read), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [esr](esr) module"] pub type ESR = crate::Reg<u32, _ESR>; #[allow(missing_docs)] #[doc(hidden)] pub struct _ESR; #[doc = "`read()` method returns [esr::R](esr::R) reader structure"] impl crate::Readable for ESR {} #[doc = "`write(|w| ..)` method takes [esr::W](esr::W) writer structure"] impl crate::Writable for ESR {} #[doc = "error status register"] pub mod esr; #[doc = "bit timing register\n\nThis register you can [`read`](crate::generic::Reg::read), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [btr](btr) module"] pub type BTR = crate::Reg<u32, _BTR>; #[allow(missing_docs)] #[doc(hidden)] pub struct _BTR; #[doc = "`read()` method returns [btr::R](btr::R) reader structure"] impl crate::Readable for BTR {} #[doc = "`write(|w| ..)` method takes [btr::W](btr::W) writer structure"] impl crate::Writable for BTR {} #[doc = "bit timing register"] pub mod btr; #[doc = "filter master register\n\nThis register you can [`read`](crate::generic::Reg::read), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [fmr](fmr) module"] pub type FMR = crate::Reg<u32, _FMR>; #[allow(missing_docs)] #[doc(hidden)] pub struct _FMR; #[doc = "`read()` method returns [fmr::R](fmr::R) reader structure"] impl crate::Readable for FMR {} #[doc = "`write(|w| ..)` method takes [fmr::W](fmr::W) writer structure"] impl crate::Writable for FMR {} #[doc = "filter master register"] pub mod fmr; #[doc = "filter mode register\n\nThis register you can [`read`](crate::generic::Reg::read), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [fm1r](fm1r) module"] pub type FM1R = crate::Reg<u32, _FM1R>; #[allow(missing_docs)] #[doc(hidden)] pub struct _FM1R; #[doc = "`read()` method returns [fm1r::R](fm1r::R) reader structure"] impl crate::Readable for FM1R {} #[doc = "`write(|w| ..)` method takes [fm1r::W](fm1r::W) writer structure"] impl crate::Writable for FM1R {} #[doc = "filter mode register"] pub mod fm1r; #[doc = "filter scale register\n\nThis register you can [`read`](crate::generic::Reg::read), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [fs1r](fs1r) module"] pub type FS1R = crate::Reg<u32, _FS1R>; #[allow(missing_docs)] #[doc(hidden)] pub struct _FS1R; #[doc = "`read()` method returns [fs1r::R](fs1r::R) reader structure"] impl crate::Readable for FS1R {} #[doc = "`write(|w| ..)` method takes [fs1r::W](fs1r::W) writer structure"] impl crate::Writable for FS1R {} #[doc = "filter scale register"] pub mod fs1r; #[doc = "filter FIFO assignment register\n\nThis register you can [`read`](crate::generic::Reg::read), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [ffa1r](ffa1r) module"] pub type FFA1R = crate::Reg<u32, _FFA1R>; #[allow(missing_docs)] #[doc(hidden)] pub struct _FFA1R; #[doc = "`read()` method returns [ffa1r::R](ffa1r::R) reader structure"] impl crate::Readable for FFA1R {} #[doc = "`write(|w| ..)` method takes [ffa1r::W](ffa1r::W) writer structure"] impl crate::Writable for FFA1R {} #[doc = "filter FIFO assignment register"] pub mod ffa1r; #[doc = "filter activation register\n\nThis register you can [`read`](crate::generic::Reg::read), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [fa1r](fa1r) module"] pub type FA1R = crate::Reg<u32, _FA1R>; #[allow(missing_docs)] #[doc(hidden)] pub struct _FA1R; #[doc = "`read()` method returns [fa1r::R](fa1r::R) reader structure"] impl crate::Readable for FA1R {} #[doc = "`write(|w| ..)` method takes [fa1r::W](fa1r::W) writer structure"] impl crate::Writable for FA1R {} #[doc = "filter activation register"] pub mod fa1r;