stm32f1_staging/stm32f107/tim13/dier.rs
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
///Register `DIER` reader
pub type R = crate::R<DIERrs>;
///Register `DIER` writer
pub type W = crate::W<DIERrs>;
/**Update interrupt enable
Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum UIE {
///0: Update interrupt disabled
Disabled = 0,
///1: Update interrupt enabled
Enabled = 1,
}
impl From<UIE> for bool {
#[inline(always)]
fn from(variant: UIE) -> Self {
variant as u8 != 0
}
}
///Field `UIE` reader - Update interrupt enable
pub type UIE_R = crate::BitReader<UIE>;
impl UIE_R {
///Get enumerated values variant
#[inline(always)]
pub const fn variant(&self) -> UIE {
match self.bits {
false => UIE::Disabled,
true => UIE::Enabled,
}
}
///Update interrupt disabled
#[inline(always)]
pub fn is_disabled(&self) -> bool {
*self == UIE::Disabled
}
///Update interrupt enabled
#[inline(always)]
pub fn is_enabled(&self) -> bool {
*self == UIE::Enabled
}
}
///Field `UIE` writer - Update interrupt enable
pub type UIE_W<'a, REG> = crate::BitWriter<'a, REG, UIE>;
impl<'a, REG> UIE_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
///Update interrupt disabled
#[inline(always)]
pub fn disabled(self) -> &'a mut crate::W<REG> {
self.variant(UIE::Disabled)
}
///Update interrupt enabled
#[inline(always)]
pub fn enabled(self) -> &'a mut crate::W<REG> {
self.variant(UIE::Enabled)
}
}
///Field `CCIE(1-1)` reader - Capture/Compare %s interrupt enable
pub type CCIE_R = crate::BitReader;
///Field `CCIE(1-1)` writer - Capture/Compare %s interrupt enable
pub type CCIE_W<'a, REG> = crate::BitWriter<'a, REG>;
impl R {
///Bit 0 - Update interrupt enable
#[inline(always)]
pub fn uie(&self) -> UIE_R {
UIE_R::new((self.bits & 1) != 0)
}
///Capture/Compare (1-1) interrupt enable
///
///<div class="warning">`n` is number of field in register. `n == 0` corresponds to `CC1IE` field.</div>
#[inline(always)]
pub fn ccie(&self, n: u8) -> CCIE_R {
#[allow(clippy::no_effect)]
[(); 1][n as usize];
CCIE_R::new(((self.bits >> (n * 0 + 1)) & 1) != 0)
}
///Iterator for array of:
///Capture/Compare (1-1) interrupt enable
#[inline(always)]
pub fn ccie_iter(&self) -> impl Iterator<Item = CCIE_R> + '_ {
(0..1).map(move |n| CCIE_R::new(((self.bits >> (n * 0 + 1)) & 1) != 0))
}
///Bit 1 - Capture/Compare 1 interrupt enable
#[inline(always)]
pub fn cc1ie(&self) -> CCIE_R {
CCIE_R::new(((self.bits >> 1) & 1) != 0)
}
}
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("DIER")
.field("cc1ie", &self.cc1ie())
.field("uie", &self.uie())
.finish()
}
}
impl W {
///Bit 0 - Update interrupt enable
#[inline(always)]
#[must_use]
pub fn uie(&mut self) -> UIE_W<DIERrs> {
UIE_W::new(self, 0)
}
///Capture/Compare (1-1) interrupt enable
///
///<div class="warning">`n` is number of field in register. `n == 0` corresponds to `CC1IE` field.</div>
#[inline(always)]
#[must_use]
pub fn ccie(&mut self, n: u8) -> CCIE_W<DIERrs> {
#[allow(clippy::no_effect)]
[(); 1][n as usize];
CCIE_W::new(self, n * 0 + 1)
}
///Bit 1 - Capture/Compare 1 interrupt enable
#[inline(always)]
#[must_use]
pub fn cc1ie(&mut self) -> CCIE_W<DIERrs> {
CCIE_W::new(self, 1)
}
}
/**DMA/Interrupt enable register
You can [`read`](crate::Reg::read) this register and get [`dier::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`dier::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F107.html#TIM13:DIER)*/
pub struct DIERrs;
impl crate::RegisterSpec for DIERrs {
type Ux = u32;
}
///`read()` method returns [`dier::R`](R) reader structure
impl crate::Readable for DIERrs {}
///`write(|w| ..)` method takes [`dier::W`](W) writer structure
impl crate::Writable for DIERrs {
type Safety = crate::Unsafe;
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
///`reset()` method sets DIER to value 0
impl crate::Resettable for DIERrs {
const RESET_VALUE: u32 = 0;
}