stm32f1_staging/stm32f107/tim1/egr.rs
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
///Register `EGR` writer
pub type W = crate::W<EGRrs>;
/**Update generation
Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum UG {
///1: Re-initializes the timer counter and generates an update of the registers.
Update = 1,
}
impl From<UG> for bool {
#[inline(always)]
fn from(variant: UG) -> Self {
variant as u8 != 0
}
}
///Field `UG` writer - Update generation
pub type UG_W<'a, REG> = crate::BitWriter<'a, REG, UG>;
impl<'a, REG> UG_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
///Re-initializes the timer counter and generates an update of the registers.
#[inline(always)]
pub fn update(self) -> &'a mut crate::W<REG> {
self.variant(UG::Update)
}
}
/**Capture/compare %s generation
Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum CC1GW {
///1: If CC1 is an output: CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled. If CC1 is an input: The current value of the counter is captured in TIMx_CCR1 register.
Trigger = 1,
}
impl From<CC1GW> for bool {
#[inline(always)]
fn from(variant: CC1GW) -> Self {
variant as u8 != 0
}
}
///Field `CCG(1-4)` writer - Capture/compare %s generation
pub type CCG_W<'a, REG> = crate::BitWriter<'a, REG, CC1GW>;
impl<'a, REG> CCG_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
///If CC1 is an output: CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled. If CC1 is an input: The current value of the counter is captured in TIMx_CCR1 register.
#[inline(always)]
pub fn trigger(self) -> &'a mut crate::W<REG> {
self.variant(CC1GW::Trigger)
}
}
///Field `COMG` writer - Capture/Compare control update generation
pub type COMG_W<'a, REG> = crate::BitWriter<'a, REG>;
/**Trigger generation
Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum TGW {
///1: The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if enabled.
Trigger = 1,
}
impl From<TGW> for bool {
#[inline(always)]
fn from(variant: TGW) -> Self {
variant as u8 != 0
}
}
///Field `TG` writer - Trigger generation
pub type TG_W<'a, REG> = crate::BitWriter<'a, REG, TGW>;
impl<'a, REG> TG_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
///The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if enabled.
#[inline(always)]
pub fn trigger(self) -> &'a mut crate::W<REG> {
self.variant(TGW::Trigger)
}
}
///Field `BG` writer - Break generation
pub type BG_W<'a, REG> = crate::BitWriter<'a, REG>;
impl core::fmt::Debug for crate::generic::Reg<EGRrs> {
fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
write!(f, "(not readable)")
}
}
impl W {
///Bit 0 - Update generation
#[inline(always)]
#[must_use]
pub fn ug(&mut self) -> UG_W<EGRrs> {
UG_W::new(self, 0)
}
///Capture/compare (1-4) generation
///
///<div class="warning">`n` is number of field in register. `n == 0` corresponds to `CC1G` field.</div>
#[inline(always)]
#[must_use]
pub fn ccg(&mut self, n: u8) -> CCG_W<EGRrs> {
#[allow(clippy::no_effect)]
[(); 4][n as usize];
CCG_W::new(self, n + 1)
}
///Bit 1 - Capture/compare 1 generation
#[inline(always)]
#[must_use]
pub fn cc1g(&mut self) -> CCG_W<EGRrs> {
CCG_W::new(self, 1)
}
///Bit 2 - Capture/compare 2 generation
#[inline(always)]
#[must_use]
pub fn cc2g(&mut self) -> CCG_W<EGRrs> {
CCG_W::new(self, 2)
}
///Bit 3 - Capture/compare 3 generation
#[inline(always)]
#[must_use]
pub fn cc3g(&mut self) -> CCG_W<EGRrs> {
CCG_W::new(self, 3)
}
///Bit 4 - Capture/compare 4 generation
#[inline(always)]
#[must_use]
pub fn cc4g(&mut self) -> CCG_W<EGRrs> {
CCG_W::new(self, 4)
}
///Bit 5 - Capture/Compare control update generation
#[inline(always)]
#[must_use]
pub fn comg(&mut self) -> COMG_W<EGRrs> {
COMG_W::new(self, 5)
}
///Bit 6 - Trigger generation
#[inline(always)]
#[must_use]
pub fn tg(&mut self) -> TG_W<EGRrs> {
TG_W::new(self, 6)
}
///Bit 7 - Break generation
#[inline(always)]
#[must_use]
pub fn bg(&mut self) -> BG_W<EGRrs> {
BG_W::new(self, 7)
}
}
/**event generation register
You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`egr::W`](W). See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F107.html#TIM1:EGR)*/
pub struct EGRrs;
impl crate::RegisterSpec for EGRrs {
type Ux = u32;
}
///`write(|w| ..)` method takes [`egr::W`](W) writer structure
impl crate::Writable for EGRrs {
type Safety = crate::Unsafe;
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
///`reset()` method sets EGR to value 0
impl crate::Resettable for EGRrs {
const RESET_VALUE: u32 = 0;
}