stm32f1_staging/stm32f107/i2c1/
oar1.rspub type R = crate::R<OAR1rs>;
pub type W = crate::W<OAR1rs>;
pub type ADD_R = crate::FieldReader<u16>;
pub type ADD_W<'a, REG> = crate::FieldWriter<'a, REG, 10, u16, crate::Safe>;
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum ADDMODE {
Add7 = 0,
Add10 = 1,
}
impl From<ADDMODE> for bool {
#[inline(always)]
fn from(variant: ADDMODE) -> Self {
variant as u8 != 0
}
}
pub type ADDMODE_R = crate::BitReader<ADDMODE>;
impl ADDMODE_R {
#[inline(always)]
pub const fn variant(&self) -> ADDMODE {
match self.bits {
false => ADDMODE::Add7,
true => ADDMODE::Add10,
}
}
#[inline(always)]
pub fn is_add7(&self) -> bool {
*self == ADDMODE::Add7
}
#[inline(always)]
pub fn is_add10(&self) -> bool {
*self == ADDMODE::Add10
}
}
pub type ADDMODE_W<'a, REG> = crate::BitWriter<'a, REG, ADDMODE>;
impl<'a, REG> ADDMODE_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
#[inline(always)]
pub fn add7(self) -> &'a mut crate::W<REG> {
self.variant(ADDMODE::Add7)
}
#[inline(always)]
pub fn add10(self) -> &'a mut crate::W<REG> {
self.variant(ADDMODE::Add10)
}
}
impl R {
#[inline(always)]
pub fn add(&self) -> ADD_R {
ADD_R::new((self.bits & 0x03ff) as u16)
}
#[inline(always)]
pub fn addmode(&self) -> ADDMODE_R {
ADDMODE_R::new(((self.bits >> 15) & 1) != 0)
}
}
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("OAR1")
.field("addmode", &self.addmode())
.field("add", &self.add())
.finish()
}
}
impl W {
#[inline(always)]
#[must_use]
pub fn add(&mut self) -> ADD_W<OAR1rs> {
ADD_W::new(self, 0)
}
#[inline(always)]
#[must_use]
pub fn addmode(&mut self) -> ADDMODE_W<OAR1rs> {
ADDMODE_W::new(self, 15)
}
}
pub struct OAR1rs;
impl crate::RegisterSpec for OAR1rs {
type Ux = u32;
}
impl crate::Readable for OAR1rs {}
impl crate::Writable for OAR1rs {
type Safety = crate::Unsafe;
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
impl crate::Resettable for OAR1rs {
const RESET_VALUE: u32 = 0;
}