stm32f1_staging/stm32f107/dma1/
ifcr.rs

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
///Register `IFCR` writer
pub type W = crate::W<IFCRrs>;
/**Channel %s Global interrupt clear

Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum CGIF1 {
    ///1: Clears the GIF, TEIF, HTIF, TCIF flags in the ISR register
    Clear = 1,
}
impl From<CGIF1> for bool {
    #[inline(always)]
    fn from(variant: CGIF1) -> Self {
        variant as u8 != 0
    }
}
///Field `CGIF(1-7)` writer - Channel %s Global interrupt clear
pub type CGIF_W<'a, REG> = crate::BitWriter<'a, REG, CGIF1>;
impl<'a, REG> CGIF_W<'a, REG>
where
    REG: crate::Writable + crate::RegisterSpec,
{
    ///Clears the GIF, TEIF, HTIF, TCIF flags in the ISR register
    #[inline(always)]
    pub fn clear(self) -> &'a mut crate::W<REG> {
        self.variant(CGIF1::Clear)
    }
}
/**Channel %s Transfer Complete clear

Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum CTCIF1 {
    ///1: Clears the TCIF flag in the ISR register
    Clear = 1,
}
impl From<CTCIF1> for bool {
    #[inline(always)]
    fn from(variant: CTCIF1) -> Self {
        variant as u8 != 0
    }
}
///Field `CTCIF(1-7)` writer - Channel %s Transfer Complete clear
pub type CTCIF_W<'a, REG> = crate::BitWriter<'a, REG, CTCIF1>;
impl<'a, REG> CTCIF_W<'a, REG>
where
    REG: crate::Writable + crate::RegisterSpec,
{
    ///Clears the TCIF flag in the ISR register
    #[inline(always)]
    pub fn clear(self) -> &'a mut crate::W<REG> {
        self.variant(CTCIF1::Clear)
    }
}
/**Channel %s Half Transfer clear

Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum CHTIF1 {
    ///1: Clears the HTIF flag in the ISR register
    Clear = 1,
}
impl From<CHTIF1> for bool {
    #[inline(always)]
    fn from(variant: CHTIF1) -> Self {
        variant as u8 != 0
    }
}
///Field `CHTIF(1-7)` writer - Channel %s Half Transfer clear
pub type CHTIF_W<'a, REG> = crate::BitWriter<'a, REG, CHTIF1>;
impl<'a, REG> CHTIF_W<'a, REG>
where
    REG: crate::Writable + crate::RegisterSpec,
{
    ///Clears the HTIF flag in the ISR register
    #[inline(always)]
    pub fn clear(self) -> &'a mut crate::W<REG> {
        self.variant(CHTIF1::Clear)
    }
}
/**Channel %s Transfer Error clear

Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum CTEIF1 {
    ///1: Clears the TEIF flag in the ISR register
    Clear = 1,
}
impl From<CTEIF1> for bool {
    #[inline(always)]
    fn from(variant: CTEIF1) -> Self {
        variant as u8 != 0
    }
}
///Field `CTEIF(1-7)` writer - Channel %s Transfer Error clear
pub type CTEIF_W<'a, REG> = crate::BitWriter<'a, REG, CTEIF1>;
impl<'a, REG> CTEIF_W<'a, REG>
where
    REG: crate::Writable + crate::RegisterSpec,
{
    ///Clears the TEIF flag in the ISR register
    #[inline(always)]
    pub fn clear(self) -> &'a mut crate::W<REG> {
        self.variant(CTEIF1::Clear)
    }
}
impl core::fmt::Debug for crate::generic::Reg<IFCRrs> {
    fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
        write!(f, "(not readable)")
    }
}
impl W {
    ///Channel (1-7) Global interrupt clear
    ///
    ///<div class="warning">`n` is number of field in register. `n == 0` corresponds to `CGIF1` field.</div>
    #[inline(always)]
    #[must_use]
    pub fn cgif(&mut self, n: u8) -> CGIF_W<IFCRrs> {
        #[allow(clippy::no_effect)]
        [(); 7][n as usize];
        CGIF_W::new(self, n * 4)
    }
    ///Bit 0 - Channel 1 Global interrupt clear
    #[inline(always)]
    #[must_use]
    pub fn cgif1(&mut self) -> CGIF_W<IFCRrs> {
        CGIF_W::new(self, 0)
    }
    ///Bit 4 - Channel 2 Global interrupt clear
    #[inline(always)]
    #[must_use]
    pub fn cgif2(&mut self) -> CGIF_W<IFCRrs> {
        CGIF_W::new(self, 4)
    }
    ///Bit 8 - Channel 3 Global interrupt clear
    #[inline(always)]
    #[must_use]
    pub fn cgif3(&mut self) -> CGIF_W<IFCRrs> {
        CGIF_W::new(self, 8)
    }
    ///Bit 12 - Channel 4 Global interrupt clear
    #[inline(always)]
    #[must_use]
    pub fn cgif4(&mut self) -> CGIF_W<IFCRrs> {
        CGIF_W::new(self, 12)
    }
    ///Bit 16 - Channel 5 Global interrupt clear
    #[inline(always)]
    #[must_use]
    pub fn cgif5(&mut self) -> CGIF_W<IFCRrs> {
        CGIF_W::new(self, 16)
    }
    ///Bit 20 - Channel 6 Global interrupt clear
    #[inline(always)]
    #[must_use]
    pub fn cgif6(&mut self) -> CGIF_W<IFCRrs> {
        CGIF_W::new(self, 20)
    }
    ///Bit 24 - Channel 7 Global interrupt clear
    #[inline(always)]
    #[must_use]
    pub fn cgif7(&mut self) -> CGIF_W<IFCRrs> {
        CGIF_W::new(self, 24)
    }
    ///Channel (1-7) Transfer Complete clear
    ///
    ///<div class="warning">`n` is number of field in register. `n == 0` corresponds to `CTCIF1` field.</div>
    #[inline(always)]
    #[must_use]
    pub fn ctcif(&mut self, n: u8) -> CTCIF_W<IFCRrs> {
        #[allow(clippy::no_effect)]
        [(); 7][n as usize];
        CTCIF_W::new(self, n * 4 + 1)
    }
    ///Bit 1 - Channel 1 Transfer Complete clear
    #[inline(always)]
    #[must_use]
    pub fn ctcif1(&mut self) -> CTCIF_W<IFCRrs> {
        CTCIF_W::new(self, 1)
    }
    ///Bit 5 - Channel 2 Transfer Complete clear
    #[inline(always)]
    #[must_use]
    pub fn ctcif2(&mut self) -> CTCIF_W<IFCRrs> {
        CTCIF_W::new(self, 5)
    }
    ///Bit 9 - Channel 3 Transfer Complete clear
    #[inline(always)]
    #[must_use]
    pub fn ctcif3(&mut self) -> CTCIF_W<IFCRrs> {
        CTCIF_W::new(self, 9)
    }
    ///Bit 13 - Channel 4 Transfer Complete clear
    #[inline(always)]
    #[must_use]
    pub fn ctcif4(&mut self) -> CTCIF_W<IFCRrs> {
        CTCIF_W::new(self, 13)
    }
    ///Bit 17 - Channel 5 Transfer Complete clear
    #[inline(always)]
    #[must_use]
    pub fn ctcif5(&mut self) -> CTCIF_W<IFCRrs> {
        CTCIF_W::new(self, 17)
    }
    ///Bit 21 - Channel 6 Transfer Complete clear
    #[inline(always)]
    #[must_use]
    pub fn ctcif6(&mut self) -> CTCIF_W<IFCRrs> {
        CTCIF_W::new(self, 21)
    }
    ///Bit 25 - Channel 7 Transfer Complete clear
    #[inline(always)]
    #[must_use]
    pub fn ctcif7(&mut self) -> CTCIF_W<IFCRrs> {
        CTCIF_W::new(self, 25)
    }
    ///Channel (1-7) Half Transfer clear
    ///
    ///<div class="warning">`n` is number of field in register. `n == 0` corresponds to `CHTIF1` field.</div>
    #[inline(always)]
    #[must_use]
    pub fn chtif(&mut self, n: u8) -> CHTIF_W<IFCRrs> {
        #[allow(clippy::no_effect)]
        [(); 7][n as usize];
        CHTIF_W::new(self, n * 4 + 2)
    }
    ///Bit 2 - Channel 1 Half Transfer clear
    #[inline(always)]
    #[must_use]
    pub fn chtif1(&mut self) -> CHTIF_W<IFCRrs> {
        CHTIF_W::new(self, 2)
    }
    ///Bit 6 - Channel 2 Half Transfer clear
    #[inline(always)]
    #[must_use]
    pub fn chtif2(&mut self) -> CHTIF_W<IFCRrs> {
        CHTIF_W::new(self, 6)
    }
    ///Bit 10 - Channel 3 Half Transfer clear
    #[inline(always)]
    #[must_use]
    pub fn chtif3(&mut self) -> CHTIF_W<IFCRrs> {
        CHTIF_W::new(self, 10)
    }
    ///Bit 14 - Channel 4 Half Transfer clear
    #[inline(always)]
    #[must_use]
    pub fn chtif4(&mut self) -> CHTIF_W<IFCRrs> {
        CHTIF_W::new(self, 14)
    }
    ///Bit 18 - Channel 5 Half Transfer clear
    #[inline(always)]
    #[must_use]
    pub fn chtif5(&mut self) -> CHTIF_W<IFCRrs> {
        CHTIF_W::new(self, 18)
    }
    ///Bit 22 - Channel 6 Half Transfer clear
    #[inline(always)]
    #[must_use]
    pub fn chtif6(&mut self) -> CHTIF_W<IFCRrs> {
        CHTIF_W::new(self, 22)
    }
    ///Bit 26 - Channel 7 Half Transfer clear
    #[inline(always)]
    #[must_use]
    pub fn chtif7(&mut self) -> CHTIF_W<IFCRrs> {
        CHTIF_W::new(self, 26)
    }
    ///Channel (1-7) Transfer Error clear
    ///
    ///<div class="warning">`n` is number of field in register. `n == 0` corresponds to `CTEIF1` field.</div>
    #[inline(always)]
    #[must_use]
    pub fn cteif(&mut self, n: u8) -> CTEIF_W<IFCRrs> {
        #[allow(clippy::no_effect)]
        [(); 7][n as usize];
        CTEIF_W::new(self, n * 4 + 3)
    }
    ///Bit 3 - Channel 1 Transfer Error clear
    #[inline(always)]
    #[must_use]
    pub fn cteif1(&mut self) -> CTEIF_W<IFCRrs> {
        CTEIF_W::new(self, 3)
    }
    ///Bit 7 - Channel 2 Transfer Error clear
    #[inline(always)]
    #[must_use]
    pub fn cteif2(&mut self) -> CTEIF_W<IFCRrs> {
        CTEIF_W::new(self, 7)
    }
    ///Bit 11 - Channel 3 Transfer Error clear
    #[inline(always)]
    #[must_use]
    pub fn cteif3(&mut self) -> CTEIF_W<IFCRrs> {
        CTEIF_W::new(self, 11)
    }
    ///Bit 15 - Channel 4 Transfer Error clear
    #[inline(always)]
    #[must_use]
    pub fn cteif4(&mut self) -> CTEIF_W<IFCRrs> {
        CTEIF_W::new(self, 15)
    }
    ///Bit 19 - Channel 5 Transfer Error clear
    #[inline(always)]
    #[must_use]
    pub fn cteif5(&mut self) -> CTEIF_W<IFCRrs> {
        CTEIF_W::new(self, 19)
    }
    ///Bit 23 - Channel 6 Transfer Error clear
    #[inline(always)]
    #[must_use]
    pub fn cteif6(&mut self) -> CTEIF_W<IFCRrs> {
        CTEIF_W::new(self, 23)
    }
    ///Bit 27 - Channel 7 Transfer Error clear
    #[inline(always)]
    #[must_use]
    pub fn cteif7(&mut self) -> CTEIF_W<IFCRrs> {
        CTEIF_W::new(self, 27)
    }
}
/**DMA interrupt flag clear register (DMA_IFCR)

You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`ifcr::W`](W). See [API](https://docs.rs/svd2rust/#read--modify--write-api).

See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F107.html#DMA1:IFCR)*/
pub struct IFCRrs;
impl crate::RegisterSpec for IFCRrs {
    type Ux = u32;
}
///`write(|w| ..)` method takes [`ifcr::W`](W) writer structure
impl crate::Writable for IFCRrs {
    type Safety = crate::Unsafe;
    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
///`reset()` method sets IFCR to value 0
impl crate::Resettable for IFCRrs {
    const RESET_VALUE: u32 = 0;
}