stm32f1_staging/stm32f103/tim2/cr2.rs
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
///Register `CR2` reader
pub type R = crate::R<CR2rs>;
///Register `CR2` writer
pub type W = crate::W<CR2rs>;
/**Capture/compare DMA selection
Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum CCDS {
///0: CCx DMA request sent when CCx event occurs
OnCompare = 0,
///1: CCx DMA request sent when update event occurs
OnUpdate = 1,
}
impl From<CCDS> for bool {
#[inline(always)]
fn from(variant: CCDS) -> Self {
variant as u8 != 0
}
}
///Field `CCDS` reader - Capture/compare DMA selection
pub type CCDS_R = crate::BitReader<CCDS>;
impl CCDS_R {
///Get enumerated values variant
#[inline(always)]
pub const fn variant(&self) -> CCDS {
match self.bits {
false => CCDS::OnCompare,
true => CCDS::OnUpdate,
}
}
///CCx DMA request sent when CCx event occurs
#[inline(always)]
pub fn is_on_compare(&self) -> bool {
*self == CCDS::OnCompare
}
///CCx DMA request sent when update event occurs
#[inline(always)]
pub fn is_on_update(&self) -> bool {
*self == CCDS::OnUpdate
}
}
///Field `CCDS` writer - Capture/compare DMA selection
pub type CCDS_W<'a, REG> = crate::BitWriter<'a, REG, CCDS>;
impl<'a, REG> CCDS_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
///CCx DMA request sent when CCx event occurs
#[inline(always)]
pub fn on_compare(self) -> &'a mut crate::W<REG> {
self.variant(CCDS::OnCompare)
}
///CCx DMA request sent when update event occurs
#[inline(always)]
pub fn on_update(self) -> &'a mut crate::W<REG> {
self.variant(CCDS::OnUpdate)
}
}
/**Master mode selection
Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
#[repr(u8)]
pub enum MMS {
///0: The UG bit from the TIMx_EGR register is used as trigger output
Reset = 0,
///1: The counter enable signal, CNT_EN, is used as trigger output
Enable = 1,
///2: The update event is selected as trigger output
Update = 2,
///3: The trigger output send a positive pulse when the CC1IF flag it to be set, as soon as a capture or a compare match occurred
ComparePulse = 3,
///4: OC1REF signal is used as trigger output
CompareOc1 = 4,
///5: OC2REF signal is used as trigger output
CompareOc2 = 5,
///6: OC3REF signal is used as trigger output
CompareOc3 = 6,
///7: OC4REF signal is used as trigger output
CompareOc4 = 7,
}
impl From<MMS> for u8 {
#[inline(always)]
fn from(variant: MMS) -> Self {
variant as _
}
}
impl crate::FieldSpec for MMS {
type Ux = u8;
}
impl crate::IsEnum for MMS {}
///Field `MMS` reader - Master mode selection
pub type MMS_R = crate::FieldReader<MMS>;
impl MMS_R {
///Get enumerated values variant
#[inline(always)]
pub const fn variant(&self) -> MMS {
match self.bits {
0 => MMS::Reset,
1 => MMS::Enable,
2 => MMS::Update,
3 => MMS::ComparePulse,
4 => MMS::CompareOc1,
5 => MMS::CompareOc2,
6 => MMS::CompareOc3,
7 => MMS::CompareOc4,
_ => unreachable!(),
}
}
///The UG bit from the TIMx_EGR register is used as trigger output
#[inline(always)]
pub fn is_reset(&self) -> bool {
*self == MMS::Reset
}
///The counter enable signal, CNT_EN, is used as trigger output
#[inline(always)]
pub fn is_enable(&self) -> bool {
*self == MMS::Enable
}
///The update event is selected as trigger output
#[inline(always)]
pub fn is_update(&self) -> bool {
*self == MMS::Update
}
///The trigger output send a positive pulse when the CC1IF flag it to be set, as soon as a capture or a compare match occurred
#[inline(always)]
pub fn is_compare_pulse(&self) -> bool {
*self == MMS::ComparePulse
}
///OC1REF signal is used as trigger output
#[inline(always)]
pub fn is_compare_oc1(&self) -> bool {
*self == MMS::CompareOc1
}
///OC2REF signal is used as trigger output
#[inline(always)]
pub fn is_compare_oc2(&self) -> bool {
*self == MMS::CompareOc2
}
///OC3REF signal is used as trigger output
#[inline(always)]
pub fn is_compare_oc3(&self) -> bool {
*self == MMS::CompareOc3
}
///OC4REF signal is used as trigger output
#[inline(always)]
pub fn is_compare_oc4(&self) -> bool {
*self == MMS::CompareOc4
}
}
///Field `MMS` writer - Master mode selection
pub type MMS_W<'a, REG> = crate::FieldWriter<'a, REG, 3, MMS, crate::Safe>;
impl<'a, REG> MMS_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
REG::Ux: From<u8>,
{
///The UG bit from the TIMx_EGR register is used as trigger output
#[inline(always)]
pub fn reset(self) -> &'a mut crate::W<REG> {
self.variant(MMS::Reset)
}
///The counter enable signal, CNT_EN, is used as trigger output
#[inline(always)]
pub fn enable(self) -> &'a mut crate::W<REG> {
self.variant(MMS::Enable)
}
///The update event is selected as trigger output
#[inline(always)]
pub fn update(self) -> &'a mut crate::W<REG> {
self.variant(MMS::Update)
}
///The trigger output send a positive pulse when the CC1IF flag it to be set, as soon as a capture or a compare match occurred
#[inline(always)]
pub fn compare_pulse(self) -> &'a mut crate::W<REG> {
self.variant(MMS::ComparePulse)
}
///OC1REF signal is used as trigger output
#[inline(always)]
pub fn compare_oc1(self) -> &'a mut crate::W<REG> {
self.variant(MMS::CompareOc1)
}
///OC2REF signal is used as trigger output
#[inline(always)]
pub fn compare_oc2(self) -> &'a mut crate::W<REG> {
self.variant(MMS::CompareOc2)
}
///OC3REF signal is used as trigger output
#[inline(always)]
pub fn compare_oc3(self) -> &'a mut crate::W<REG> {
self.variant(MMS::CompareOc3)
}
///OC4REF signal is used as trigger output
#[inline(always)]
pub fn compare_oc4(self) -> &'a mut crate::W<REG> {
self.variant(MMS::CompareOc4)
}
}
/**TI1 selection
Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum TI1S {
///0: The TIMx_CH1 pin is connected to TI1 input
Normal = 0,
///1: The TIMx_CH1, CH2, CH3 pins are connected to TI1 input
Xor = 1,
}
impl From<TI1S> for bool {
#[inline(always)]
fn from(variant: TI1S) -> Self {
variant as u8 != 0
}
}
///Field `TI1S` reader - TI1 selection
pub type TI1S_R = crate::BitReader<TI1S>;
impl TI1S_R {
///Get enumerated values variant
#[inline(always)]
pub const fn variant(&self) -> TI1S {
match self.bits {
false => TI1S::Normal,
true => TI1S::Xor,
}
}
///The TIMx_CH1 pin is connected to TI1 input
#[inline(always)]
pub fn is_normal(&self) -> bool {
*self == TI1S::Normal
}
///The TIMx_CH1, CH2, CH3 pins are connected to TI1 input
#[inline(always)]
pub fn is_xor(&self) -> bool {
*self == TI1S::Xor
}
}
///Field `TI1S` writer - TI1 selection
pub type TI1S_W<'a, REG> = crate::BitWriter<'a, REG, TI1S>;
impl<'a, REG> TI1S_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
///The TIMx_CH1 pin is connected to TI1 input
#[inline(always)]
pub fn normal(self) -> &'a mut crate::W<REG> {
self.variant(TI1S::Normal)
}
///The TIMx_CH1, CH2, CH3 pins are connected to TI1 input
#[inline(always)]
pub fn xor(self) -> &'a mut crate::W<REG> {
self.variant(TI1S::Xor)
}
}
impl R {
///Bit 3 - Capture/compare DMA selection
#[inline(always)]
pub fn ccds(&self) -> CCDS_R {
CCDS_R::new(((self.bits >> 3) & 1) != 0)
}
///Bits 4:6 - Master mode selection
#[inline(always)]
pub fn mms(&self) -> MMS_R {
MMS_R::new(((self.bits >> 4) & 7) as u8)
}
///Bit 7 - TI1 selection
#[inline(always)]
pub fn ti1s(&self) -> TI1S_R {
TI1S_R::new(((self.bits >> 7) & 1) != 0)
}
}
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("CR2")
.field("ti1s", &self.ti1s())
.field("mms", &self.mms())
.field("ccds", &self.ccds())
.finish()
}
}
impl W {
///Bit 3 - Capture/compare DMA selection
#[inline(always)]
#[must_use]
pub fn ccds(&mut self) -> CCDS_W<CR2rs> {
CCDS_W::new(self, 3)
}
///Bits 4:6 - Master mode selection
#[inline(always)]
#[must_use]
pub fn mms(&mut self) -> MMS_W<CR2rs> {
MMS_W::new(self, 4)
}
///Bit 7 - TI1 selection
#[inline(always)]
#[must_use]
pub fn ti1s(&mut self) -> TI1S_W<CR2rs> {
TI1S_W::new(self, 7)
}
}
/**control register 2
You can [`read`](crate::Reg::read) this register and get [`cr2::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`cr2::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F103.html#TIM2:CR2)*/
pub struct CR2rs;
impl crate::RegisterSpec for CR2rs {
type Ux = u32;
}
///`read()` method returns [`cr2::R`](R) reader structure
impl crate::Readable for CR2rs {}
///`write(|w| ..)` method takes [`cr2::W`](W) writer structure
impl crate::Writable for CR2rs {
type Safety = crate::Unsafe;
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
///`reset()` method sets CR2 to value 0
impl crate::Resettable for CR2rs {
const RESET_VALUE: u32 = 0;
}