stm32f1_staging/stm32f103/tim10/egr.rs
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
///Register `EGR` writer
pub type W = crate::W<EGRrs>;
/**Update generation
Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum UG {
///1: Re-initializes the timer counter and generates an update of the registers.
Update = 1,
}
impl From<UG> for bool {
#[inline(always)]
fn from(variant: UG) -> Self {
variant as u8 != 0
}
}
///Field `UG` writer - Update generation
pub type UG_W<'a, REG> = crate::BitWriter<'a, REG, UG>;
impl<'a, REG> UG_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
///Re-initializes the timer counter and generates an update of the registers.
#[inline(always)]
pub fn update(self) -> &'a mut crate::W<REG> {
self.variant(UG::Update)
}
}
///Field `CCG(1-1)` writer - Capture/compare %s generation
pub type CCG_W<'a, REG> = crate::BitWriter<'a, REG>;
impl core::fmt::Debug for crate::generic::Reg<EGRrs> {
fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
write!(f, "(not readable)")
}
}
impl W {
///Bit 0 - Update generation
#[inline(always)]
#[must_use]
pub fn ug(&mut self) -> UG_W<EGRrs> {
UG_W::new(self, 0)
}
///Capture/compare (1-1) generation
///
///<div class="warning">`n` is number of field in register. `n == 0` corresponds to `CC1G` field.</div>
#[inline(always)]
#[must_use]
pub fn ccg(&mut self, n: u8) -> CCG_W<EGRrs> {
#[allow(clippy::no_effect)]
[(); 1][n as usize];
CCG_W::new(self, n * 0 + 1)
}
///Bit 1 - Capture/compare 1 generation
#[inline(always)]
#[must_use]
pub fn cc1g(&mut self) -> CCG_W<EGRrs> {
CCG_W::new(self, 1)
}
}
/**event generation register
You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`egr::W`](W). See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F103.html#TIM10:EGR)*/
pub struct EGRrs;
impl crate::RegisterSpec for EGRrs {
type Ux = u32;
}
///`write(|w| ..)` method takes [`egr::W`](W) writer structure
impl crate::Writable for EGRrs {
type Safety = crate::Unsafe;
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
///`reset()` method sets EGR to value 0
impl crate::Resettable for EGRrs {
const RESET_VALUE: u32 = 0;
}