stm32f1_staging/stm32f103/dac/dhr12l1.rs
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
///Register `DHR12L1` reader
pub type R = crate::R<DHR12L1rs>;
///Register `DHR12L1` writer
pub type W = crate::W<DHR12L1rs>;
///Field `DACC1DHR` reader - DAC channel1 12-bit left-aligned data
pub type DACC1DHR_R = crate::FieldReader<u16>;
///Field `DACC1DHR` writer - DAC channel1 12-bit left-aligned data
pub type DACC1DHR_W<'a, REG> = crate::FieldWriter<'a, REG, 12, u16, crate::Safe>;
impl R {
///Bits 4:15 - DAC channel1 12-bit left-aligned data
#[inline(always)]
pub fn dacc1dhr(&self) -> DACC1DHR_R {
DACC1DHR_R::new(((self.bits >> 4) & 0x0fff) as u16)
}
}
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("DHR12L1")
.field("dacc1dhr", &self.dacc1dhr())
.finish()
}
}
impl W {
///Bits 4:15 - DAC channel1 12-bit left-aligned data
#[inline(always)]
#[must_use]
pub fn dacc1dhr(&mut self) -> DACC1DHR_W<DHR12L1rs> {
DACC1DHR_W::new(self, 4)
}
}
/**DAC channel1 12-bit left aligned data holding register (DAC_DHR12L1)
You can [`read`](crate::Reg::read) this register and get [`dhr12l1::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`dhr12l1::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F103.html#DAC:DHR12L1)*/
pub struct DHR12L1rs;
impl crate::RegisterSpec for DHR12L1rs {
type Ux = u32;
}
///`read()` method returns [`dhr12l1::R`](R) reader structure
impl crate::Readable for DHR12L1rs {}
///`write(|w| ..)` method takes [`dhr12l1::W`](W) writer structure
impl crate::Writable for DHR12L1rs {
type Safety = crate::Unsafe;
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
///`reset()` method sets DHR12L1 to value 0
impl crate::Resettable for DHR12L1rs {
const RESET_VALUE: u32 = 0;
}