stm32f1_staging/stm32f103/can1/
btr.rspub type R = crate::R<BTRrs>;
pub type W = crate::W<BTRrs>;
pub type BRP_R = crate::FieldReader<u16>;
pub type BRP_W<'a, REG> = crate::FieldWriter<'a, REG, 10, u16>;
pub type TS1_R = crate::FieldReader;
pub type TS1_W<'a, REG> = crate::FieldWriter<'a, REG, 4>;
pub type TS2_R = crate::FieldReader;
pub type TS2_W<'a, REG> = crate::FieldWriter<'a, REG, 3>;
pub type SJW_R = crate::FieldReader;
pub type SJW_W<'a, REG> = crate::FieldWriter<'a, REG, 2>;
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum LBKM {
Disabled = 0,
Enabled = 1,
}
impl From<LBKM> for bool {
#[inline(always)]
fn from(variant: LBKM) -> Self {
variant as u8 != 0
}
}
pub type LBKM_R = crate::BitReader<LBKM>;
impl LBKM_R {
#[inline(always)]
pub const fn variant(&self) -> LBKM {
match self.bits {
false => LBKM::Disabled,
true => LBKM::Enabled,
}
}
#[inline(always)]
pub fn is_disabled(&self) -> bool {
*self == LBKM::Disabled
}
#[inline(always)]
pub fn is_enabled(&self) -> bool {
*self == LBKM::Enabled
}
}
pub type LBKM_W<'a, REG> = crate::BitWriter<'a, REG, LBKM>;
impl<'a, REG> LBKM_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
#[inline(always)]
pub fn disabled(self) -> &'a mut crate::W<REG> {
self.variant(LBKM::Disabled)
}
#[inline(always)]
pub fn enabled(self) -> &'a mut crate::W<REG> {
self.variant(LBKM::Enabled)
}
}
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum SILM {
Normal = 0,
Silent = 1,
}
impl From<SILM> for bool {
#[inline(always)]
fn from(variant: SILM) -> Self {
variant as u8 != 0
}
}
pub type SILM_R = crate::BitReader<SILM>;
impl SILM_R {
#[inline(always)]
pub const fn variant(&self) -> SILM {
match self.bits {
false => SILM::Normal,
true => SILM::Silent,
}
}
#[inline(always)]
pub fn is_normal(&self) -> bool {
*self == SILM::Normal
}
#[inline(always)]
pub fn is_silent(&self) -> bool {
*self == SILM::Silent
}
}
pub type SILM_W<'a, REG> = crate::BitWriter<'a, REG, SILM>;
impl<'a, REG> SILM_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
#[inline(always)]
pub fn normal(self) -> &'a mut crate::W<REG> {
self.variant(SILM::Normal)
}
#[inline(always)]
pub fn silent(self) -> &'a mut crate::W<REG> {
self.variant(SILM::Silent)
}
}
impl R {
#[inline(always)]
pub fn brp(&self) -> BRP_R {
BRP_R::new((self.bits & 0x03ff) as u16)
}
#[inline(always)]
pub fn ts1(&self) -> TS1_R {
TS1_R::new(((self.bits >> 16) & 0x0f) as u8)
}
#[inline(always)]
pub fn ts2(&self) -> TS2_R {
TS2_R::new(((self.bits >> 20) & 7) as u8)
}
#[inline(always)]
pub fn sjw(&self) -> SJW_R {
SJW_R::new(((self.bits >> 24) & 3) as u8)
}
#[inline(always)]
pub fn lbkm(&self) -> LBKM_R {
LBKM_R::new(((self.bits >> 30) & 1) != 0)
}
#[inline(always)]
pub fn silm(&self) -> SILM_R {
SILM_R::new(((self.bits >> 31) & 1) != 0)
}
}
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("BTR")
.field("silm", &self.silm())
.field("lbkm", &self.lbkm())
.field("sjw", &self.sjw())
.field("ts2", &self.ts2())
.field("ts1", &self.ts1())
.field("brp", &self.brp())
.finish()
}
}
impl W {
#[inline(always)]
#[must_use]
pub fn brp(&mut self) -> BRP_W<BTRrs> {
BRP_W::new(self, 0)
}
#[inline(always)]
#[must_use]
pub fn ts1(&mut self) -> TS1_W<BTRrs> {
TS1_W::new(self, 16)
}
#[inline(always)]
#[must_use]
pub fn ts2(&mut self) -> TS2_W<BTRrs> {
TS2_W::new(self, 20)
}
#[inline(always)]
#[must_use]
pub fn sjw(&mut self) -> SJW_W<BTRrs> {
SJW_W::new(self, 24)
}
#[inline(always)]
#[must_use]
pub fn lbkm(&mut self) -> LBKM_W<BTRrs> {
LBKM_W::new(self, 30)
}
#[inline(always)]
#[must_use]
pub fn silm(&mut self) -> SILM_W<BTRrs> {
SILM_W::new(self, 31)
}
}
pub struct BTRrs;
impl crate::RegisterSpec for BTRrs {
type Ux = u32;
}
impl crate::Readable for BTRrs {}
impl crate::Writable for BTRrs {
type Safety = crate::Unsafe;
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
impl crate::Resettable for BTRrs {
const RESET_VALUE: u32 = 0;
}