stm32f1_staging/stm32f103/can1/
btr.rs

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
///Register `BTR` reader
pub type R = crate::R<BTRrs>;
///Register `BTR` writer
pub type W = crate::W<BTRrs>;
///Field `BRP` reader - BRP
pub type BRP_R = crate::FieldReader<u16>;
///Field `BRP` writer - BRP
pub type BRP_W<'a, REG> = crate::FieldWriter<'a, REG, 10, u16>;
///Field `TS1` reader - TS1
pub type TS1_R = crate::FieldReader;
///Field `TS1` writer - TS1
pub type TS1_W<'a, REG> = crate::FieldWriter<'a, REG, 4>;
///Field `TS2` reader - TS2
pub type TS2_R = crate::FieldReader;
///Field `TS2` writer - TS2
pub type TS2_W<'a, REG> = crate::FieldWriter<'a, REG, 3>;
///Field `SJW` reader - SJW
pub type SJW_R = crate::FieldReader;
///Field `SJW` writer - SJW
pub type SJW_W<'a, REG> = crate::FieldWriter<'a, REG, 2>;
/**LBKM

Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum LBKM {
    ///0: Loop Back Mode disabled
    Disabled = 0,
    ///1: Loop Back Mode enabled
    Enabled = 1,
}
impl From<LBKM> for bool {
    #[inline(always)]
    fn from(variant: LBKM) -> Self {
        variant as u8 != 0
    }
}
///Field `LBKM` reader - LBKM
pub type LBKM_R = crate::BitReader<LBKM>;
impl LBKM_R {
    ///Get enumerated values variant
    #[inline(always)]
    pub const fn variant(&self) -> LBKM {
        match self.bits {
            false => LBKM::Disabled,
            true => LBKM::Enabled,
        }
    }
    ///Loop Back Mode disabled
    #[inline(always)]
    pub fn is_disabled(&self) -> bool {
        *self == LBKM::Disabled
    }
    ///Loop Back Mode enabled
    #[inline(always)]
    pub fn is_enabled(&self) -> bool {
        *self == LBKM::Enabled
    }
}
///Field `LBKM` writer - LBKM
pub type LBKM_W<'a, REG> = crate::BitWriter<'a, REG, LBKM>;
impl<'a, REG> LBKM_W<'a, REG>
where
    REG: crate::Writable + crate::RegisterSpec,
{
    ///Loop Back Mode disabled
    #[inline(always)]
    pub fn disabled(self) -> &'a mut crate::W<REG> {
        self.variant(LBKM::Disabled)
    }
    ///Loop Back Mode enabled
    #[inline(always)]
    pub fn enabled(self) -> &'a mut crate::W<REG> {
        self.variant(LBKM::Enabled)
    }
}
/**SILM

Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum SILM {
    ///0: Normal operation
    Normal = 0,
    ///1: Silent Mode
    Silent = 1,
}
impl From<SILM> for bool {
    #[inline(always)]
    fn from(variant: SILM) -> Self {
        variant as u8 != 0
    }
}
///Field `SILM` reader - SILM
pub type SILM_R = crate::BitReader<SILM>;
impl SILM_R {
    ///Get enumerated values variant
    #[inline(always)]
    pub const fn variant(&self) -> SILM {
        match self.bits {
            false => SILM::Normal,
            true => SILM::Silent,
        }
    }
    ///Normal operation
    #[inline(always)]
    pub fn is_normal(&self) -> bool {
        *self == SILM::Normal
    }
    ///Silent Mode
    #[inline(always)]
    pub fn is_silent(&self) -> bool {
        *self == SILM::Silent
    }
}
///Field `SILM` writer - SILM
pub type SILM_W<'a, REG> = crate::BitWriter<'a, REG, SILM>;
impl<'a, REG> SILM_W<'a, REG>
where
    REG: crate::Writable + crate::RegisterSpec,
{
    ///Normal operation
    #[inline(always)]
    pub fn normal(self) -> &'a mut crate::W<REG> {
        self.variant(SILM::Normal)
    }
    ///Silent Mode
    #[inline(always)]
    pub fn silent(self) -> &'a mut crate::W<REG> {
        self.variant(SILM::Silent)
    }
}
impl R {
    ///Bits 0:9 - BRP
    #[inline(always)]
    pub fn brp(&self) -> BRP_R {
        BRP_R::new((self.bits & 0x03ff) as u16)
    }
    ///Bits 16:19 - TS1
    #[inline(always)]
    pub fn ts1(&self) -> TS1_R {
        TS1_R::new(((self.bits >> 16) & 0x0f) as u8)
    }
    ///Bits 20:22 - TS2
    #[inline(always)]
    pub fn ts2(&self) -> TS2_R {
        TS2_R::new(((self.bits >> 20) & 7) as u8)
    }
    ///Bits 24:25 - SJW
    #[inline(always)]
    pub fn sjw(&self) -> SJW_R {
        SJW_R::new(((self.bits >> 24) & 3) as u8)
    }
    ///Bit 30 - LBKM
    #[inline(always)]
    pub fn lbkm(&self) -> LBKM_R {
        LBKM_R::new(((self.bits >> 30) & 1) != 0)
    }
    ///Bit 31 - SILM
    #[inline(always)]
    pub fn silm(&self) -> SILM_R {
        SILM_R::new(((self.bits >> 31) & 1) != 0)
    }
}
impl core::fmt::Debug for R {
    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
        f.debug_struct("BTR")
            .field("silm", &self.silm())
            .field("lbkm", &self.lbkm())
            .field("sjw", &self.sjw())
            .field("ts2", &self.ts2())
            .field("ts1", &self.ts1())
            .field("brp", &self.brp())
            .finish()
    }
}
impl W {
    ///Bits 0:9 - BRP
    #[inline(always)]
    #[must_use]
    pub fn brp(&mut self) -> BRP_W<BTRrs> {
        BRP_W::new(self, 0)
    }
    ///Bits 16:19 - TS1
    #[inline(always)]
    #[must_use]
    pub fn ts1(&mut self) -> TS1_W<BTRrs> {
        TS1_W::new(self, 16)
    }
    ///Bits 20:22 - TS2
    #[inline(always)]
    #[must_use]
    pub fn ts2(&mut self) -> TS2_W<BTRrs> {
        TS2_W::new(self, 20)
    }
    ///Bits 24:25 - SJW
    #[inline(always)]
    #[must_use]
    pub fn sjw(&mut self) -> SJW_W<BTRrs> {
        SJW_W::new(self, 24)
    }
    ///Bit 30 - LBKM
    #[inline(always)]
    #[must_use]
    pub fn lbkm(&mut self) -> LBKM_W<BTRrs> {
        LBKM_W::new(self, 30)
    }
    ///Bit 31 - SILM
    #[inline(always)]
    #[must_use]
    pub fn silm(&mut self) -> SILM_W<BTRrs> {
        SILM_W::new(self, 31)
    }
}
/**CAN_BTR

You can [`read`](crate::Reg::read) this register and get [`btr::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`btr::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).

See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F103.html#CAN1:BTR)*/
pub struct BTRrs;
impl crate::RegisterSpec for BTRrs {
    type Ux = u32;
}
///`read()` method returns [`btr::R`](R) reader structure
impl crate::Readable for BTRrs {}
///`write(|w| ..)` method takes [`btr::W`](W) writer structure
impl crate::Writable for BTRrs {
    type Safety = crate::Unsafe;
    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
///`reset()` method sets BTR to value 0
impl crate::Resettable for BTRrs {
    const RESET_VALUE: u32 = 0;
}