stm32f1_staging/stm32f102/dac/sr.rs
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
///Register `SR` reader
pub type R = crate::R<SRrs>;
///Register `SR` writer
pub type W = crate::W<SRrs>;
/**DAC channel1 DMA underrun flag
Value on reset: 0*/
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum DMAUDR1 {
///0: No DMA underrun error condition occurred for DAC channel X
NoUnderrun = 0,
///1: DMA underrun error condition occurred for DAC channel X
Underrun = 1,
}
impl From<DMAUDR1> for bool {
#[inline(always)]
fn from(variant: DMAUDR1) -> Self {
variant as u8 != 0
}
}
///Field `DMAUDR1` reader - DAC channel1 DMA underrun flag
pub type DMAUDR1_R = crate::BitReader<DMAUDR1>;
impl DMAUDR1_R {
///Get enumerated values variant
#[inline(always)]
pub const fn variant(&self) -> DMAUDR1 {
match self.bits {
false => DMAUDR1::NoUnderrun,
true => DMAUDR1::Underrun,
}
}
///No DMA underrun error condition occurred for DAC channel X
#[inline(always)]
pub fn is_no_underrun(&self) -> bool {
*self == DMAUDR1::NoUnderrun
}
///DMA underrun error condition occurred for DAC channel X
#[inline(always)]
pub fn is_underrun(&self) -> bool {
*self == DMAUDR1::Underrun
}
}
///Field `DMAUDR1` writer - DAC channel1 DMA underrun flag
pub type DMAUDR1_W<'a, REG> = crate::BitWriter<'a, REG, DMAUDR1>;
impl<'a, REG> DMAUDR1_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
{
///No DMA underrun error condition occurred for DAC channel X
#[inline(always)]
pub fn no_underrun(self) -> &'a mut crate::W<REG> {
self.variant(DMAUDR1::NoUnderrun)
}
///DMA underrun error condition occurred for DAC channel X
#[inline(always)]
pub fn underrun(self) -> &'a mut crate::W<REG> {
self.variant(DMAUDR1::Underrun)
}
}
///Field `DMAUDR2` reader - DAC channel2 DMA underrun flag
pub use DMAUDR1_R as DMAUDR2_R;
///Field `DMAUDR2` writer - DAC channel2 DMA underrun flag
pub use DMAUDR1_W as DMAUDR2_W;
impl R {
///Bit 13 - DAC channel1 DMA underrun flag
#[inline(always)]
pub fn dmaudr1(&self) -> DMAUDR1_R {
DMAUDR1_R::new(((self.bits >> 13) & 1) != 0)
}
///Bit 29 - DAC channel2 DMA underrun flag
#[inline(always)]
pub fn dmaudr2(&self) -> DMAUDR2_R {
DMAUDR2_R::new(((self.bits >> 29) & 1) != 0)
}
}
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("SR")
.field("dmaudr1", &self.dmaudr1())
.field("dmaudr2", &self.dmaudr2())
.finish()
}
}
impl W {
///Bit 13 - DAC channel1 DMA underrun flag
#[inline(always)]
#[must_use]
pub fn dmaudr1(&mut self) -> DMAUDR1_W<SRrs> {
DMAUDR1_W::new(self, 13)
}
///Bit 29 - DAC channel2 DMA underrun flag
#[inline(always)]
#[must_use]
pub fn dmaudr2(&mut self) -> DMAUDR2_W<SRrs> {
DMAUDR2_W::new(self, 29)
}
}
/**DAC status register
You can [`read`](crate::Reg::read) this register and get [`sr::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`sr::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F102.html#DAC:SR)*/
pub struct SRrs;
impl crate::RegisterSpec for SRrs {
type Ux = u32;
}
///`read()` method returns [`sr::R`](R) reader structure
impl crate::Readable for SRrs {}
///`write(|w| ..)` method takes [`sr::W`](W) writer structure
impl crate::Writable for SRrs {
type Safety = crate::Unsafe;
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
///`reset()` method sets SR to value 0
impl crate::Resettable for SRrs {
const RESET_VALUE: u32 = 0;
}