stm32f1_staging/stm32f102/afio/exticr4.rs
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
///Register `EXTICR4` reader
pub type R = crate::R<EXTICR4rs>;
///Register `EXTICR4` writer
pub type W = crate::W<EXTICR4rs>;
///Field `EXTI12` reader - EXTI12 configuration
pub type EXTI12_R = crate::FieldReader;
///Field `EXTI12` writer - EXTI12 configuration
pub type EXTI12_W<'a, REG> = crate::FieldWriter<'a, REG, 4>;
///Field `EXTI13` reader - EXTI13 configuration
pub type EXTI13_R = crate::FieldReader;
///Field `EXTI13` writer - EXTI13 configuration
pub type EXTI13_W<'a, REG> = crate::FieldWriter<'a, REG, 4>;
///Field `EXTI14` reader - EXTI14 configuration
pub type EXTI14_R = crate::FieldReader;
///Field `EXTI14` writer - EXTI14 configuration
pub type EXTI14_W<'a, REG> = crate::FieldWriter<'a, REG, 4>;
///Field `EXTI15` reader - EXTI15 configuration
pub type EXTI15_R = crate::FieldReader;
///Field `EXTI15` writer - EXTI15 configuration
pub type EXTI15_W<'a, REG> = crate::FieldWriter<'a, REG, 4>;
impl R {
///Bits 0:3 - EXTI12 configuration
#[inline(always)]
pub fn exti12(&self) -> EXTI12_R {
EXTI12_R::new((self.bits & 0x0f) as u8)
}
///Bits 4:7 - EXTI13 configuration
#[inline(always)]
pub fn exti13(&self) -> EXTI13_R {
EXTI13_R::new(((self.bits >> 4) & 0x0f) as u8)
}
///Bits 8:11 - EXTI14 configuration
#[inline(always)]
pub fn exti14(&self) -> EXTI14_R {
EXTI14_R::new(((self.bits >> 8) & 0x0f) as u8)
}
///Bits 12:15 - EXTI15 configuration
#[inline(always)]
pub fn exti15(&self) -> EXTI15_R {
EXTI15_R::new(((self.bits >> 12) & 0x0f) as u8)
}
}
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("EXTICR4")
.field("exti12", &self.exti12())
.field("exti13", &self.exti13())
.field("exti14", &self.exti14())
.field("exti15", &self.exti15())
.finish()
}
}
impl W {
///Bits 0:3 - EXTI12 configuration
#[inline(always)]
#[must_use]
pub fn exti12(&mut self) -> EXTI12_W<EXTICR4rs> {
EXTI12_W::new(self, 0)
}
///Bits 4:7 - EXTI13 configuration
#[inline(always)]
#[must_use]
pub fn exti13(&mut self) -> EXTI13_W<EXTICR4rs> {
EXTI13_W::new(self, 4)
}
///Bits 8:11 - EXTI14 configuration
#[inline(always)]
#[must_use]
pub fn exti14(&mut self) -> EXTI14_W<EXTICR4rs> {
EXTI14_W::new(self, 8)
}
///Bits 12:15 - EXTI15 configuration
#[inline(always)]
#[must_use]
pub fn exti15(&mut self) -> EXTI15_W<EXTICR4rs> {
EXTI15_W::new(self, 12)
}
}
/**External interrupt configuration register 4 (AFIO_EXTICR4)
You can [`read`](crate::Reg::read) this register and get [`exticr4::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`exticr4::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).
See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F102.html#AFIO:EXTICR4)*/
pub struct EXTICR4rs;
impl crate::RegisterSpec for EXTICR4rs {
type Ux = u32;
}
///`read()` method returns [`exticr4::R`](R) reader structure
impl crate::Readable for EXTICR4rs {}
///`write(|w| ..)` method takes [`exticr4::W`](W) writer structure
impl crate::Writable for EXTICR4rs {
type Safety = crate::Unsafe;
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
///`reset()` method sets EXTICR4 to value 0
impl crate::Resettable for EXTICR4rs {
const RESET_VALUE: u32 = 0;
}