stm32f1_staging/stm32f101/adc2/
htr.rs

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
///Register `HTR` reader
pub type R = crate::R<HTRrs>;
///Register `HTR` writer
pub type W = crate::W<HTRrs>;
///Field `HT` reader - Analog watchdog higher threshold
pub type HT_R = crate::FieldReader<u16>;
///Field `HT` writer - Analog watchdog higher threshold
pub type HT_W<'a, REG> = crate::FieldWriter<'a, REG, 12, u16, crate::Safe>;
impl R {
    ///Bits 0:11 - Analog watchdog higher threshold
    #[inline(always)]
    pub fn ht(&self) -> HT_R {
        HT_R::new((self.bits & 0x0fff) as u16)
    }
}
impl core::fmt::Debug for R {
    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
        f.debug_struct("HTR").field("ht", &self.ht()).finish()
    }
}
impl W {
    ///Bits 0:11 - Analog watchdog higher threshold
    #[inline(always)]
    #[must_use]
    pub fn ht(&mut self) -> HT_W<HTRrs> {
        HT_W::new(self, 0)
    }
}
/**watchdog higher threshold register

You can [`read`](crate::Reg::read) this register and get [`htr::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`htr::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).

See register [structure](https://stm32-rs.github.io/stm32-rs/STM32F101.html#ADC2:HTR)*/
pub struct HTRrs;
impl crate::RegisterSpec for HTRrs {
    type Ux = u32;
}
///`read()` method returns [`htr::R`](R) reader structure
impl crate::Readable for HTRrs {}
///`write(|w| ..)` method takes [`htr::W`](W) writer structure
impl crate::Writable for HTRrs {
    type Safety = crate::Unsafe;
    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
///`reset()` method sets HTR to value 0x0fff
impl crate::Resettable for HTRrs {
    const RESET_VALUE: u32 = 0x0fff;
}