s32k142_pac/cse_pram/
_embedded_ram18hl.rs1#[doc = "Register `_EmbeddedRAM18HL` reader"]
2pub struct R(crate::R<_EMBEDDEDRAM18HL_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<_EMBEDDEDRAM18HL_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<_EMBEDDEDRAM18HL_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<_EMBEDDEDRAM18HL_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `_EmbeddedRAM18HL` writer"]
17pub struct W(crate::W<_EMBEDDEDRAM18HL_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<_EMBEDDEDRAM18HL_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<_EMBEDDEDRAM18HL_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<_EMBEDDEDRAM18HL_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `RAM_HL` reader - RAM_HL stores the third 8 bits of the 32 bit CRC"]
38pub struct RAM_HL_R(crate::FieldReader<u8, u8>);
39impl RAM_HL_R {
40 #[inline(always)]
41 pub(crate) fn new(bits: u8) -> Self {
42 RAM_HL_R(crate::FieldReader::new(bits))
43 }
44}
45impl core::ops::Deref for RAM_HL_R {
46 type Target = crate::FieldReader<u8, u8>;
47 #[inline(always)]
48 fn deref(&self) -> &Self::Target {
49 &self.0
50 }
51}
52#[doc = "Field `RAM_HL` writer - RAM_HL stores the third 8 bits of the 32 bit CRC"]
53pub struct RAM_HL_W<'a> {
54 w: &'a mut W,
55}
56impl<'a> RAM_HL_W<'a> {
57 #[doc = r"Writes raw bits to the field"]
58 #[inline(always)]
59 pub unsafe fn bits(self, value: u8) -> &'a mut W {
60 self.w.bits = value;
61 self.w
62 }
63}
64impl R {
65 #[doc = "Bits 0:7 - RAM_HL stores the third 8 bits of the 32 bit CRC"]
66 #[inline(always)]
67 pub fn ram_hl(&self) -> RAM_HL_R {
68 RAM_HL_R::new(self.bits)
69 }
70}
71impl W {
72 #[doc = "Bits 0:7 - RAM_HL stores the third 8 bits of the 32 bit CRC"]
73 #[inline(always)]
74 pub fn ram_hl(&mut self) -> RAM_HL_W {
75 RAM_HL_W { w: self }
76 }
77 #[doc = "Writes raw bits to the register."]
78 #[inline(always)]
79 pub unsafe fn bits(&mut self, bits: u8) -> &mut Self {
80 self.0.bits(bits);
81 self
82 }
83}
84#[doc = "CSE PRAM18HL register.\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [_embedded_ram18hl](index.html) module"]
85pub struct _EMBEDDEDRAM18HL_SPEC;
86impl crate::RegisterSpec for _EMBEDDEDRAM18HL_SPEC {
87 type Ux = u8;
88}
89#[doc = "`read()` method returns [_embedded_ram18hl::R](R) reader structure"]
90impl crate::Readable for _EMBEDDEDRAM18HL_SPEC {
91 type Reader = R;
92}
93#[doc = "`write(|w| ..)` method takes [_embedded_ram18hl::W](W) writer structure"]
94impl crate::Writable for _EMBEDDEDRAM18HL_SPEC {
95 type Writer = W;
96}
97#[doc = "`reset()` method sets _EmbeddedRAM18HL to value 0"]
98impl crate::Resettable for _EMBEDDEDRAM18HL_SPEC {
99 #[inline(always)]
100 fn reset_value() -> Self::Ux {
101 0
102 }
103}