1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
use crate::core::prelude::*;
use crate::dff_setup;
use crate::hls::bus::SoCPortResponder;
use crate::widgets::dff::DFF;
#[derive(LogicBlock)]
pub struct MISOWidePort<const W: usize, const D: usize> {
pub bus: SoCPortResponder<D>,
pub port_in: Signal<In, Bits<W>>,
pub strobe_in: Signal<In, Bit>,
pub clock_out: Signal<Out, Clock>,
accum: DFF<Bits<W>>,
address_active: DFF<Bit>,
offset: Constant<Bits<16>>,
shift: Constant<Bits<16>>,
modulo: Constant<Bits<8>>,
count: DFF<Bits<8>>,
ready: DFF<Bit>,
}
impl<const W: usize, const D: usize> Default for MISOWidePort<W, D> {
fn default() -> Self {
assert!(W > D);
assert_eq!(W % D, 0);
assert!(W / D < 256);
assert!(W < 65536);
Self {
bus: Default::default(),
port_in: Default::default(),
strobe_in: Default::default(),
clock_out: Default::default(),
accum: Default::default(),
address_active: Default::default(),
offset: Constant::new(D.to_bits()),
shift: Constant::new((W - D).to_bits()),
modulo: Constant::new((W / D).to_bits()),
count: Default::default(),
ready: Default::default(),
}
}
}
impl<const W: usize, const D: usize> Logic for MISOWidePort<W, D> {
#[hdl_gen]
fn update(&mut self) {
self.clock_out.next = self.bus.clock.val();
dff_setup!(self, clock_out, accum, address_active, count, ready);
self.address_active.d.next = self.bus.select.val();
self.bus.ready.next = false;
if self.strobe_in.val() {
self.accum.d.next = self.port_in.val();
self.count.d.next = self.modulo.val();
}
self.bus.to_controller.next = 0.into();
self.ready.d.next = self.count.q.val().any() & self.address_active.q.val();
if self.address_active.q.val() {
self.bus.to_controller.next =
self.accum.q.val().get_bits::<D>(self.shift.val().index());
self.bus.ready.next = self.ready.q.val() & self.count.q.val().any();
if self.bus.strobe.val() {
self.accum.d.next = self.accum.q.val() << bit_cast::<W, 16>(self.offset.val());
self.count.d.next = self.count.q.val() - 1;
}
}
}
}
#[test]
fn test_local_in_wide_port_is_synthesizable() {
let mut dev = MISOWidePort::<64, 16>::default();
dev.connect_all();
let vlog = generate_verilog(&dev);
yosys_validate("local_wide_in", &vlog).unwrap();
}