1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
use rust_hdl_core::prelude::*;
use crate::{dff::DFF, dff_setup};
#[derive(LogicBlock, Default)]
pub struct RegisterFIFO<T: Synth> {
pub data_in: Signal<In, T>,
pub data_out: Signal<Out, T>,
pub write: Signal<In, Bit>,
pub read: Signal<In, Bit>,
pub full: Signal<Out, Bit>,
pub empty: Signal<Out, Bit>,
pub clock: Signal<In, Clock>,
value: DFF<T>,
filled: DFF<Bit>,
error: DFF<Bit>,
}
impl<T: Synth> Logic for RegisterFIFO<T> {
#[hdl_gen]
fn update(&mut self) {
dff_setup!(self, clock, value, filled, error);
if self.write.val() {
self.value.d.next = self.data_in.val();
}
self.data_out.next = self.value.q.val();
self.full.next = self.filled.q.val() & !self.read.val();
self.empty.next = !self.filled.q.val();
if !self.filled.q.val() {
if self.write.val() {
self.value.d.next = self.data_in.val();
self.filled.d.next = true;
}
if self.read.val() {
self.error.d.next = true;
}
} else {
if self.write.val() & !self.read.val() {
self.error.d.next = true;
}
if self.read.val() & !self.write.val() {
self.filled.d.next = false;
}
}
}
}
#[test]
fn test_register_fifo_is_synthesizable() {
let mut uut = RegisterFIFO::<Bits<16>>::default();
uut.connect_all();
let vlog = generate_verilog(&uut);
yosys_validate("fifo_reg", &vlog).unwrap();
}